

## 1. Features

- Core
  - ARM® 32-bit Cortex®-M0+ CPU
  - Up to 72 MHz operating frequency
- Memories
  - Maximum 128K/96K/64K/32K bytes Flash memory
  - Maximum 32K/24K/16K/8K bytes SRAM
- Clock management
  - External 4 to 32 MHz high speed crystal oscillator (HSE)
  - External 32.768 kHz low-speed crystal oscillator (LSE)
  - Internal 4/8/16/22.12/24 MHz high speed clock (HSI)
  - Internal 32 kHz low speed clock (LSI)
  - PLL (supports 2/3 multiplication of HSI or HSE)
- Power management and reset
  - Operating voltage: 1.7 V to 5.5 V
  - Low power modes : Sleep and Stop
  - Power-on/power- down reset (POR/PDR)
  - Brown-out reset (BOR)
  - Programmable voltage detection (PVD)
- General-purpose input and output (I/O)
  - Up to 58 I/Os, all available as external interrupts
  - Drive current 8 mA
- 7-channel DMA controller
- One 12-bit ADC
  - Up to 16 external input channels
  - Input voltage conversion range: 0 to VCC
- One 12-bit DAC, supports 2 channels

- 3 analog comparators
- 3-channel operational amplifier
- Support 8\*36/4\*40 LCD
- 13 timers
  - One 16-bit advanced-control timer (TIM1)
  - One 32-bit general-purpose timer (TIM2)
  - Five 16-bit general-purpose timers (TIM3/14/15/16/17)
  - Two basic timers (TIM6/TIM7)
  - A low power timer (LPTIM)
  - A independent watchdog timer (IWDT)
  - A window watchdog timer (WWDT)
  - A SysTick timer
- RTC
- Communication interfaces
  - Two serial peripheral interfaces (SPI) with I2S function
  - Four universal synchronous/asynchronous
     Transceivers (USARTs), support auto baud
     rate detection, two of USARTs support
     ISO7816, LIN and IrDA
  - Two I2C interfaces supporting standard mode (100 kHz), Fast mode (400 kHz), 7-bit/10-bit addressing mode and SMBus
  - USB 2.0 full-speed interface
  - CAN 2.0B standard communication interface
- Hardware CRC-32 module
- Hardware 32-bit divider
- Unique UID
- Serial wire debug (SWD)
- Working temperature: -40 to 85°C
- Package: LQFP64, LQFP48, QFN32, LQFP32

## Content

| ١. | F    | eatur      | 'es                                                             | 1  |
|----|------|------------|-----------------------------------------------------------------|----|
| 2. | In   | trod       | uction                                                          | 5  |
| 3. | F    | uncti      | onal overview                                                   | 8  |
|    | 3.1. | Aı         | rm®-Cortex®-M0+ core                                            | 8  |
|    | 3.2. | М          | emories                                                         | 8  |
|    | 3.3. | В          | oot modes                                                       | 9  |
|    | 3.4. | С          | lock system                                                     | 9  |
|    | 3.5. | P          | ower management                                                 | 11 |
|    | 3.   | .5.1.      | Power block diagram                                             | 11 |
|    | 3.   | .5.2.      | Power monitoring                                                | 11 |
|    | 3.   | .5.3.      | Voltage regulator                                               | 13 |
|    | 3.   | .5.4.      | Low-power mode                                                  | 13 |
|    | 3.6. | R          | eset                                                            | 13 |
|    | 3.   | .6.1.      | Power reset                                                     | 13 |
|    | 3.   | .6.2.      | System reset                                                    | 13 |
|    | 3.7. | G          | eneral-purpose inputs and outputs (GPIOs)                       | 13 |
|    | 3.8. | Н          | ardware divider (DIV)                                           | 14 |
|    | 3.9. | D          | irect memory access controller (DMA)                            | 14 |
|    | 3.10 | ).         | Interrupts and events                                           | 14 |
|    | 3.   | .10.1      | Nested vectored interrupt controller (NVIC)                     | 14 |
|    | 3.   | .10.2      | Extended interrupt/event controller (EXTI)                      | 15 |
|    | 3.11 | ١.         | Analog-to-digital converter (ADC)                               | 15 |
|    | 3.12 | 2.         | Digital-to-analog converter (DAC)                               | 16 |
|    | 3.13 | 3.         | Comparators (COMP)                                              | 16 |
|    | 3.14 | <b>l</b> . | Operational amplifier (OPA)                                     | 16 |
|    | 3.15 | 5.         | Liquid crystal display (LCD) controller                         | 16 |
|    | 3.16 | S.         | Timer                                                           | 16 |
|    | 3.   | .16.1      | Advanced-control timer (TIM1)                                   | 17 |
|    | 3.   | .16.2      | General-purpose timers                                          | 17 |
|    | 3.   | .16.3      | Basic timers (TIM6/TIM7)                                        | 18 |
|    | 3.   | .16.4      | Low power timer (LPTIM)                                         | 18 |
|    | 3.   | .16.5      | Independent watchdog (IWDG)                                     | 18 |
|    | 3.   | .16.6      | System window watchdog (WWDG)                                   | 19 |
|    | 3.   | .16.7      | SysTick timer                                                   | 19 |
|    | 3.17 | 7.         | Real-time clock (RTC)                                           | 19 |
|    | 3.18 | 3.         | Inter-integrated circuit interface (I2C)                        | 20 |
|    | 3.19 | ).         | Universal synchronous/asynchronous receiver transmitter (USART) | 20 |
|    | 3.20 | ).         | Serial peripheral interface (SPI)                               | 22 |
|    | 3.21 | ١.         | USB2.0 full-speed module                                        | 22 |

|    | 3.22.   | CAN                                                      | 23 |
|----|---------|----------------------------------------------------------|----|
|    | 3.23.   | Serial wire debug (SWD)                                  | 23 |
| 4. | Pin co  | onfiguration                                             | 24 |
|    | 4.1. Po | ortA alternate function mapping                          | 32 |
|    | 4.2. Po | ortB alternate function mapping                          | 34 |
|    | 4.3. Po | ortC alternate function mapping                          | 35 |
|    | 4.4. Po | ortF alternate function mapping                          | 37 |
| 5. | Memo    | ry map                                                   | 39 |
| 6. | Electr  | ical Characteristics                                     | 45 |
|    | 6.1. P  | arameter conditions                                      | 45 |
|    | 6.1.1.  | Minium and maximum values                                | 45 |
|    | 6.1.2.  | Typical values                                           | 45 |
|    | 6.2. Al | bsolute maximum ratings                                  | 45 |
|    | 6.3. O  | perating conditions                                      | 46 |
|    | 6.3.1.  | General working conditions                               | 46 |
|    | 6.3.2.  | Operating conditions at power-up / power-down            | 46 |
|    | 6.3.3.  | Embedded reset and LVD module features                   | 46 |
|    | 6.3.4.  | Operating current characteristics                        | 48 |
|    | 6.3.5.  | Wake-up time for low power mode                          | 49 |
|    | 6.3.6.  | External clock source characteristics                    | 50 |
|    | 6.3.7.  | Internal high frequency clock source HSI characteristics | 52 |
|    | 6.3.8.  | Internal low frequency clock source LSI characteristics  | 53 |
|    | 6.3.9.  | Phase locked loop (PLL) characteristics                  | 53 |
|    | 6.3.10  | . Memory characteristics                                 | 53 |
|    | 6.3.11  | . EFT characteristics                                    | 54 |
|    | 6.3.12  | . ESD & LU characteristics                               | 54 |
|    | 6.3.13  | Port characteristics                                     | 54 |
|    | 6.3.14  | NRST pin characteristics                                 | 55 |
|    | 6.3.15  | . ADC characteristics                                    | 55 |
|    | 6.3.16  | DAC features                                             | 56 |
|    | 6.3.17  | . Comparator characteristics                             | 57 |
|    | 6.3.18  | . Operational amplifier characteristics                  | 58 |
|    | 6.3.19  | . Temperature sensor characteristics                     | 59 |
|    | 6.3.20  | . Built-in reference voltage characteristics             | 59 |
|    | 6.3.21  | . Built-in reference voltage                             | 59 |
|    | 6.3.22  | . Timer characteristics                                  | 60 |
|    | 6.3.23  | . Communication port characteristics                     | 61 |
| 7. | Packa   | ge information                                           | 64 |
|    | 7.1. LO | QFP64 package size                                       | 64 |
|    | 7.2. LO | QFP48 package size                                       | 65 |

| 9. | Vei  | rsion history             | -69 |
|----|------|---------------------------|-----|
| 8. | Ord  | dering Information        | .68 |
|    |      |                           |     |
|    | 7 1  | LQFP32 package dimensions | 67  |
|    | 7.3. | QFN32 package dimensions  | .66 |

# 2. Introduction

applications.

PY32F072 series microcontrollers are MCUs with high-performance ARM® 32-bit Cortex®-M0+ core, wide range of operating voltage. It has embedded up to 128 Kbytes flash and 32 Kbytes SRAM memory, the maximum operating frequency is 72 MHz, and contains various products in different package types. The chip integrates multi-channel I2C, SPI, USART and other communication peripherals, one 12-bit ADC, one DAC, 13 timers, one USB2.0, one CAN, three comparators, five operational amplifiers, and one LCD driver. The devices operate within ambient temperatures from -40 to 85°C and with supply voltages from 1.7 V to 3.6 V. The chip provides sleep and stop low-power operating modes, which can meet different low-power

The devices are suitable for various application scenarios, such as controllers, portable devices, PC peripherals, gaming and GPS platforms, industrial applications.

Table 2-1 PY32F072 series device features and peripheral counts

| Peripheral           |                  | PY: | 32F07 | 2Cx(64 | lpin) | PY | 32F072F | Rx(48p | in) | PY | 32F072 | Kx(32p | in) |
|----------------------|------------------|-----|-------|--------|-------|----|---------|--------|-----|----|--------|--------|-----|
| Flash memory (Kbyte) |                  | 32  | 64    | 96     | 128   | 32 | 64      | 96     | 128 | 32 | 64     | 96     | 128 |
| SRAM                 | l (Kbyte)        | 8   | 16    | 24     | 32    | 8  | 16      | 24     | 32  | 8  | 16     | 24     | 32  |
|                      | Advanced control |     |       |        |       |    | 1 (1    | 6-bit) |     |    |        |        |     |
|                      | General          |     |       |        |       |    | 5 (1    | 6-bit) |     |    |        |        |     |
|                      | purpose          |     |       |        |       |    | 1(3     | 2-bit) |     |    |        |        |     |
| Timers               | Basic            |     |       |        |       |    |         | 2      |     |    |        |        |     |
|                      | Low-power        |     |       |        |       |    |         | 1      |     |    |        |        |     |
|                      | SysTick          |     |       |        |       | 1  |         |        |     |    |        |        |     |
|                      | Watchdog         |     |       |        |       | 2  |         |        |     |    |        |        |     |
|                      | SPI[I2S]         |     |       |        |       |    | 2       | 2[2]   |     |    |        |        |     |
| 0                    | I2C              |     |       |        |       |    |         | 2      |     |    |        |        |     |
| Comm. intefaces      | USART            | 4   |       |        |       |    |         |        |     |    |        |        |     |
|                      | CAN              |     |       |        |       |    |         | 1      |     |    |        |        |     |
|                      | USB              |     |       |        |       |    |         | 1      |     |    |        |        |     |
| D                    | DMA              |     |       |        |       |    | 7       | 'ch    |     |    |        |        |     |
| R                    | TC               |     |       |        |       |    | Υ       | 'es    |     |    |        |        |     |

| GPIOs                  | 58(64-6pg)              | 42(48-6pg)              | 28(32-4pg)         |  |  |  |
|------------------------|-------------------------|-------------------------|--------------------|--|--|--|
| 12-bit ADC channels    | 1                       | 1                       | 1                  |  |  |  |
| (external + internal)  | (16 ext. + 5 int.)      | (13 ext. + 5 int.)      | (10 ext. + 5 int.) |  |  |  |
| 12-bit DAC             |                         | 1                       |                    |  |  |  |
| (number of channels)   |                         | (2)                     |                    |  |  |  |
| Analog Comparator      |                         | 3                       |                    |  |  |  |
| Operational Amplifiers |                         | 3                       |                    |  |  |  |
| LCD Controller         |                         | 1                       |                    |  |  |  |
| Max. CPU frequency     |                         | 72 MHz                  |                    |  |  |  |
| Operating voltage      |                         | 1.7 to 5.5 V            |                    |  |  |  |
| Operating              | Ambient: -40 to 85 °C / |                         |                    |  |  |  |
| temperature            |                         | Junction: -40 to 105 °C |                    |  |  |  |
| Packages               | LQFP64                  | LQFP48                  | QFN32, LQFP32      |  |  |  |



Figure 2-1 System block diagram

# 3. Functional overview

## 3.1. Arm®-Cortex®-M0+ core

The Arm® Cortex®-M0+ is an entry-level Arm 32-bit Cortex processor designed for a wide range of embedded applications. It provides developers with significant benefits, including:

- Simple structure, easy to learn and program
- Ultra-low power consumption, energy-saving operation
- Reduced code density and more

Cortex-M0+ processor is a 32-bit core optimized for area and power consumption and is a 2-stage pipeline Von Neumann architecture. The processor offers high-end processing hardware, including single-cycle multipliers, through a streamlined but powerful instruction set and an extensively optimized design. Moreover, it delivers the superior performance expected from a 32-bit architecture computer, with a higher coding density than other 8 and 16-bit microcontrollers.

The Cortex-M0+ is tightly coupled with a Nested Vectored Interrupt Controller (NVIC).

## 3.2. Memories

The on-chip integrated SRAM is accessed by bytes (8 bits), half-word (16bits) or word (32bits).

The on-chip integrated Flash consists of two different physical areas:

- Main flash area contains application and user data
- Information area has 12 kbytes, and it includes the following parts:
  - Option bytes
  - UID bytes
  - System memory

The protection of Flash main memory includes the following mechanisms:

- Read protection (RDP) prevents outside access.
- Wrtie protection (WRP) prevents unwanted writes (confuse by program memory pointer from PC).
   The minimum protection unit for write protection is 8 Kbytes.
- Option byte write protection is a special design for unlock.

## 3.3. Boot modes

At startup, the BOOT0 pin and boot selector option bit nBOOT are used to select one of the three boot options in the following table:

Table 3-1Boot configuration

| Boot mode  | e configuration | Mode                           |  |
|------------|-----------------|--------------------------------|--|
| nBOOT1 bit | BOOT0 pin       | Mode                           |  |
| Х          | 0               | Main Flash as the boot area    |  |
| 1          | 1               | System memory as the boot area |  |
| 0          | 1               | SRAM as the boot area          |  |

The Boot loader is located in the System memory and is used to download the Flash program through the USART interface.

## 3.4. Clock system

At startup, the default system clock frequency is HSI 8 MHz, and after the program is operating the system clock frequency and system clock source can be reconfigured. The high frequency clocks that can be selected are:

- A 4/8/16/22.12/24 MHz configurable internal high precision HSI clock
- A 32 kHz configurable internal LSI clock
- A 4 to 32 MHz HSE clock, and used to enable the CSS function to detect HSE. If CSS fails, the hardware will automatically convert the system clock to HSI, and software configures the HSI frequency. Simultaneously, CPU NMI interrupt is generated.
- A 32.768 kHz LSE clock.
- PLL clock has HSI and HSE sources. If the HSE source is selected, when CSS is enabled and CSS fails, the PLL and HSE will be turned off, and the hardware selects the system clock source as HSI.

The AHB clock can be divided based on the system clock, and the APB clock can be divided based on the AHB clock. AHB and APB clock frequencies up to 72 MHz.



Figure 3-1 System Clock Structure Diagram

## 3.5. Power management

## 3.5.1. Power block diagram



Figure 3-2 Power block diagram

Table 3-2 Power Block Diagram

| Num-<br>bering | Power supply | Power value      | Describe                                                                                                                                                                                                                                                              |
|----------------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | VCC          | 1.7 to 5.5 V     | The chip is supplied power through the power pins.                                                                                                                                                                                                                    |
| 2              | VDDD         | 1.2/1.0 V ± 10 % | VR supplies power to the main logic circuits and SRAM inside the chip. When the MR is powered, it outputs 1.2 V. According to the software configuration, when entering the stop mode it powered by MR or LPR, and the LPR output is determined to be 1.2 V or 1.0 V. |
| 3              | VCCA         | 1.7 to 5.5 V     | The chip is supplied analog power through the power pins.                                                                                                                                                                                                             |

## 3.5.2. Power monitoring

#### 3.5.2.1. Power on reset (POR/PDR)

The power-on reset (POR) and power-down reset (PDR) module is designed in the chip to provide power-on and power-off reset for the chip. The module keeps working in all modes.

#### 3.5.2.2. Brown-out reset (BOR)

In addition to POR/ PDR, BOR (brown-out reset) is also implemented. BOR can only be enabled and disabled through the option byte.

When the BOR is turned on, the BOR threshold can be selected by the Option byte, and both the rising and falling detection points can be configured individually.



Figure 3-3 POR/PDR/BOR threshold

#### 3.5.2.3. Programmable voltage detection (PVD)

Programmable voltage detector (PVD) module can be used to detect the VCC power supply and the voltage of the PB7 pin, and the detection point is configured through the register. When VCC is higher or lower than the detection point of PVD, the corresponding reset flag is generated.

This event is internally connected to line 16 of EXTI, depending on the rising/falling edge configuration of EXTI line 16, when VCC rises above the detection point of PVD, or VCC falls below the detection point of PVD, an interrupt is generated. In the service program, users can perform urgent shutdown tasks.



Figure 3-4 PVD threshold

#### 3.5.3. Voltage regulator

The regulator has two operating modes:

- Main regulator (MR) is used in normal operating mode.
- Low power regulator (LPR) can be used in Stop mode where the power demand is reduced.

#### 3.5.4. Low-power mode

In addition to the normal operating mode, the chip has 2 low-power modes:

- Sleep mode: Peripherals can be configured to keep working when the CPU clock is off (NVIC, SysTick, etc.). It is recommended only to enable the modules that must work, and close the module after the module works.
- Stop mode: In this mode, the contents of SRAM and registers are maintained, HSI and HSE are turned off, and most modules of clocks in the VDD domain are stopped. GPIO, PVD, COMP output, RTC and LPTIM can wake up stop mode.

#### 3.6. Reset

Two resets are designed in the chip: power reset and system reset.

#### 3.6.1. Power reset

A power reset occurs in the following situations:

- Power-on/power-down reset (POR/PDR)
- Brown-out Reset (BOR)

## 3.6.2. System reset

A system reset occurs when the following events occur:

- Reset of NRST pin
- Windowed watchdog reset (WWDG)
- Independent watchdog reset (IWDG)
- SYSRESETREQ software reset
- Option byte load reset (OBL)
- Power reset (POR/PDR, BOR)

## 3.7. General-purpose inputs and outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function, locking mechanism will freeze I/Os configuration function.

## 3.8. Hardware divider (DIV)

Hardware divider is a 32-bit signed/unsigned integer hardware divider.

#### DIV feture:

- Configurable signed/unsigned integer division calculation
- 32-bit dividend, 32-bit divisor
- Output 32-bit quotient and 32-bit remainder
- Division zero warning flag, division end flag
- 8 clock cycles to complete a division operation
- Write the divisor register to trigger the division operation to start
- Automatically wait for the end of the calculation when reading the quotient register/remainder register

## 3.9. Direct memory access controller (DMA)

Direct Memory Access (DMA) provides high-speed data transfer between peripherals and memory or between memory and memory.

DMA controller has three channels, and each channel is responsible for managing memory access requests from one or more peripherals. The DMA controller includes an arbiter for handling DMA requests for each DMA request's priority..

DMA supports circular buffer management, eliminating the need for user code to intervene when the controller reaches the end of the buffer.

Each channel is directly connected to a dedicated hardware DMA request, and each channel also supports software triggering. These functions are configured through software.

DMA is available for peripherals: TIMERs, SPI, I2C, USART, ADC, DAC, CAN, USB GPIO DIV.

## 3.10. Interrupts and events

The PY32F072 handles exceptions through the Cortex-M0+ processor's embedded a nested vectored interrupt controller (NVIC) and an extended interrupt/event controller (EXTI).

## 3.10.1. Nested vectored interrupt controller (NVIC)

NVIC is a tightly coupled IP inside the Cortex-M0+ processor. The NVIC can handle NMI (Non-Mas-kable Interrupts) and maskable external interrupts from outside the processor and Cortex-M0+ internal exceptions. NVIC provides flexible priority management.

The tight coupling of the processor core to the NVIC greatly reduces the delay between an interrupt event and the initiation of the corresponding interrupt service routine (ISR). The ISR vectors are listed

in a vector table, stored at a base address of the NVIC. The vector table base address determines the vector address of the ISR to execute, and the ISR is used as the offset composed of serial numbers.

If a high-priority interrupt event occurs and a low-priority interrupt event is just waiting to be serviced, the later-arriving high-priority interrupt event will be serviced first. Another optimization is called tail-chaining. When returning from a high-priority ISR and then starting a pending low-priority ISR, unnecessary pushes and pops of processor contexts will be skipped. This reduces latency and improves power efficiency.

#### **NVIC** features:

- Low latency interrupt handling
- Level 4 interrupt priority
- Supports one NMI interrupt
- Support 32 maskable external interrupts
- Supports 10 Cortex-M0+ exceptions
- High-priority interrupts can interrupt low-priority interrupt responses
- Support tail-chaining optimization
- Hardware interrupt vector retrieval

## 3.10.2. Extended interrupt/event controller (EXTI)

EXTI adds flexibility to handle physical wire events and generates wake-up events when the processor wakes up from stop mode.

The EXTI controller has multiple channels, including a maximum of 16 GPIOs, 1 PVD output, 3 COMP outputs, RTC and LPTIM wake-up signals. GPIO, PVD and COMP can be configured to be triggered by a rising edge, falling edge or double edge. Any GPIO signal can be configured as EXTI0 to 15 channel through the select signal.

Each EXTI line can be independently masked through registers.

The EXTI controller can capture pulses shorter than the internal clock period.

Registers in the EXTI controller latch each event. Even in stop mode, after the processor wakes up from stop mode, it can identify the wake-up source or identify the GPIO and event that caused the interrupt.

## 3.11. Analog-to-digital converter (ADC)

The chip has a 12-bit SARADC. The module has up to 18 channels to be measured, including 16 external channels and 5 internal channels. The reference voltage can be selected with precision voltage (1.5 V, 2.048 V or 2.5 V) or the power supply voltage.

The conversion mode of each channel can be set to single, continuous, sweep, discontinuous mode. Conversion results are stored in left or right-aligned 16-bit data registers.

An analogue watchdog allows the application to detect if the input voltage exceeds a user-defined high or low threshold.

The ADC has been implemented to operate at a low frequency, resulting in lower power consumption.

At the end of sampling, conversion, and continuous conversion, an interrupt request is generated when the conversion voltage exceeds the threshold when simulating the watchdog.

## 3.12. Digital-to-analog converter (DAC)

The two 12-bit 1MSPS DAC capable of digital-to-analog conversion.

## 3.13. Comparators (COMP)

Three general purpose comparators are integrated in the chip, namely COMP1/2/3. These two or three modules can be used as separate modules or combined with timer.

Comparators can be used as follows:

- Triggered by analog signal to generate low-power mode wake-up function
- Analog signal conditioning
- Cycle by cycle current control loop when connected with PWM output from timer

## 3.14. Operational amplifier (OPA)

The OPA1/2/3 modules can be flexibly configured for simple filter and buffer applications.

## 3.15. Liquid crystal display (LCD) controller

LCD controller is a digital controller/driver for monochrome passive liquid crystal displays with up to 8 common terminals (COM) and 40 segment terminals (SEG) to drive 160 (4x40) or 288 (8x36) LCD picture elements. The exact number of terminals depends on the device pinout as described in the datasheet.

#### 3.16. Timer

The characteristics of different timers of PY32F072 series are shown in the following table:

Capture Comple-Counter Counter Timer Prescaler **Timer DMA** /compare mentary resolution factor type type channels outputs Up, down, Advanced Integer from TIM1 16-bit Support 4 3 center control 1 to 65536 aligned Integer from General Up, down, TIM2 Support 32-bits 4 purpose center 1 to 65536

Table 3-3 Timer features comparsion

|                 |                           |        | aligned                        |                            |         |   |   |
|-----------------|---------------------------|--------|--------------------------------|----------------------------|---------|---|---|
|                 | TIM3                      | 16-bit | Up, down,<br>center<br>aligned | Integer from<br>1 to 65536 | Support | 4 | - |
| General purpose | TIM14                     | 16-bit | Up                             | Integer from<br>1 to 65536 | ı       | 1 | - |
|                 | TIM15,<br>TIM16,<br>TIM17 | 16-bit | Up                             | Integer from<br>1 to 65536 | Support | 1 | 1 |
| Basic           | TIM6,<br>TIM7             | 16-bit | Up                             | Integer from<br>1 to 65536 | Support | - | - |

## 3.16.1. Advanced-control timer (TIM1)

The advanced-control timer (TIM1) is consist of a 16-bit auto-reload counter driven by a programmable prescaler. It can be used in various scenarios, including pulse length measurement of input signals (input capture) or generating output waveforms (output compare, output PWM, complementary PWM with dead-time insertion).

TIM1 includes 4 independent channels:

- Input capture
- Output comparison
- PWM generation (edge or center-aligned mode)
- Single pulse mode output

If TIM1 is configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

The counter can can be frozen in debug mode.

Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers by the Timer Link feature for synchronization or event chaining.

TIM1 supports the DMA function.

## 3.16.2. General-purpose timers

#### 3.16.2.1. TIM2/TIM3

The general-purpose timers TIM2/TIM3 are consist of 32/16-bit auto-reload counters and a 32/16-bit prescaler. There are four independent channels each for input capture/output compare, PWM or one-pulse mode output.

They can work with the TIM1 by the Timer Link.

TIM2/TIM3 supports DMA function.

This timer is capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

The counter can be frozen in debug mode.

#### 3.16.2.2. TIM14

The general-purpose timer (TIM14) is consist of a 16-bit auto-reload counter driven by a programmable prescaler.

TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output.

The counter can be frozen in debug mode.

#### 3.16.2.3. TIM15/TIM16/TIM17

The general-purpose timer (TIM15, TIM16 and TIM17) is consist of a 16-bit auto-reload counter driven by a programmable prescaler.

TIM15/TIM16/TIM17 features one single channel for input capture/output compare, PWM or one-pulse mode output..

TIM15/TIM16/TIM17 have complementary outputs with dead time.

TIM15/TIM16/TIM17 supports DMA function.

The counter can be frozen in debug mode.

## 3.16.3. Basic timers (TIM6/TIM7)

The basic timer (TIM6/TIM7) is consist of a 16-bit auto-reload upcounter driven by their programmable prescaler respectively.

Synchronization circuit to trigger DAC.

Generate interrupt/DMA request on update event (counter overflow).

#### 3.16.4. Low power timer (LPTIM)

LPTIM is a 16 -bit upcounter with a 3-bit prescaler and only support a single count.

LPTIM can be configured as a stop mode wake-up source.

The counter can be frozen in debug mode.

## 3.16.5. Independent watchdog (IWDG)

Independent watchdog (IWDG) is integrated in the chip, and this module has the characteristics of high-security level, accurate timing and flexible use. IWDG finds and resolves functional confusion due to software failure and triggers a system reset when the counter reaches the specified timeout value.

The IWDG is clocked by LSI, so even if the main clock fails, it can keep working.

IWDG is the best suited for applications that require the watchdog as a standalone process outside of the main application and do not have high timing accuracy constraints.

Controlling of option byte can enable IWDG hardware mode.

IWDG is the wake-up source of stop mode, which wakes up stop mode by reset.

The counter can be frozen in debug mode.

## 3.16.6. System window watchdog (WWDG)

The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability, and the counter can be frozen in debug mode.

#### 3.16.7. SysTick timer

SysTick timer is dedicated to real-time operating systems, but could also be used as a standard downcounter.

SysTick Features:

- 24-bit down counter
- Auto-reload capability
- Maskable system interrupt generation when the counter reaches 0

## 3.17. Real-time clock (RTC)

The real-time clock is an independent counter. It has a set of continuous counting counters, which can provide a clock calendar function under the corresponding software configuration. Modifying the value of the counter can reset the current time and date of the system.

RTC is a 32-bit programmable counter with a prescale factor of up to 220 bits.

The RTC counter clock source can be LSE/LSI and the stop wake-up source.

RTC can generate alarm interrupt, second interrupt and overflow interrupt (maskable).

RTC supports clock calibration.

RTC can be frozen in debug mode.

## 3.18. Inter-integrated circuit interface (I2C)

I2C (inter-integrated circuit) bus interface connects the microcontroller and the serial I2C bus. It provides multi-master capability and controls all I2C bus specific sequences, protocols, arbitration and timing. Standard mode (Sm) and fast mode (Fm) are supported.

#### I2C Features:

- Two I2C Interface, support slave and master mode
- Multi-host function : can be master or slave
- Support different communication speeds
  - Standard Mode (Sm): Up to 100 kHz
  - Fast Mode (Fm): up to 400 kHz
- As master
  - Generate Clock
  - Generation of Start and Stop
- As slave
  - Programmable I2C address detection
  - Discovery of the Stop bit
- 7-bit/10-bit addressing mode
- General call
- Status flag
  - Transmit/receive mode flags
  - Byte transfer complete flag
  - I2C busy flag bit
- Error flag
  - Master a rbitration loss
  - ACK failure after address/data transfer
  - Start/Stop error
  - Overrun/Underrun (clock stretching function disable)
- Optional clock stretching
- Single-byte buffer with DMA capability
- Software reset
- Analog noise filter function
- Support SMBus

# 3.19. Universal synchronous/asynchronous receiver transmitter (USART)

PY32F072 contains 4 USARTs, supports ISO7816, LIN, IrDA.

The USARTs provide a flexible method for full-duplex data exchange with external devices using the

industry-standard NRZ asynchronous serial data format. The USART utilizes a fractional baudrate generator to provide a wide range of baudrate options.

It supports simultaneous one-way communication and half-duplex single-wire communication, and it also allows multi-processor communication.

Automatic baudrate detection is supported.

High-speed data communication can be achieved by using the DMA method of the multi-buffer configuration.

#### **USARTs** features:

- Full-duplex asynchronous communication
- NRZ standard format
- Configurable 16 times or 8 times oversampling for increased flexibility in speed and clock tolerance
- Programmable baudrate shared by transmit and receive, up to 4.5 Mbit/s
- Automatic baudrate detection
- Programmable data length of 8 or 9 bits
- Configurable stop bits (1 or 2 bits)
- Synchronous mode and clock output function for synchronous communication
- Single-wire half-duplex communication
- Independent transmit and receive enable bits
- Hardware flow control
- Receive/transmit bytes by DMA buffer
- Detection flag
  - Receive full buffer
  - Send empty buffer
  - End of transmission
- Parity control
  - Send check digit
  - Check the received data
- Flagged interrupt sources
  - CTS change
  - Send empty register
  - Send completed
  - Receive full data register
  - Bus idle detected
  - Overflow error
  - Frame error
  - Noise operation
  - Error detection
- Multiprocessor communication

- If the address does not match, enter silent mode
- Wake-up from silent mode: by idle detection and address flag detection

## 3.20. Serial peripheral interface (SPI)

PY32F072 contains two SPIs. SPIs allow the chip to communicate with external devices in half-duplex, full-duplex, and simplex synchronous serial communication. This interface can be configured in master mode and provides the communication clock (SCK) for external slave devices. The interface can also work in a multi-master configuration.

The SPI features are as follows:

- Master or slave mode
- 3-wire full-duplex simultaneous transmission
- 2-wire half-duplex synchronous transmission (with bidirectional data line)
- 2-wire simplex synchronous transmission (no bidirectional data line)
- 8-bit or 16-bit transmission frame selection
- Support multi-master mode
- 8 master mode baud rate prescale factors (max fPCLK/4)
- Slave mode frequency (max fPCLK/4)
- Both master and slave modes can be managed by software or hardware NSS: dynamic change of master/slave operating mode
- Programmable clock polarity and phase
- Programmable data order, MSB first or LSB first
- Dedicated transmit and receive flags that can trigger interrupts
- SPI bus busy status flag
- Motorola mode
- Interrupt-causing master mode faults, overloads
- Two 32-bit Rx and Tx FIFOs with DMA capability

## 3.21. USB2.0 full-speed module

PY32F072 contains one USB 2.0 full-speed module.

- Compliant with the technical specifications of USB2.0 full-speed devices
- Configurable from 1 to 8 USB endpoints
- Cyclic Redundancy Check (CRC) generation/checking, non- eturn-to-zero reverse (NRZI) encoding/decoding and bit stuffing
- Support isochronous transmission
- supporting bulk/isochronous endpoints
- Supports USB suspend/resume operations
- Frame lock clock pulse generation

## 3.22. CAN

PY32F072 contains one CAN communication interface module.

- Fully supports the CAN2.0A/CAN2.0B and CAN FD protocols specified by ISO11898-1.
- CAN2.0 supports the highest communication baudrate of 1 Mbit/s
- Support 1 to 1/256 baudrate prescaler, flexible baudrate configuration.
- Eight receive buffers
- One high priority main transmit buffer PTB
- Three sub transmit buffers STB
- 16 independent filters
- Support silent mode
- Support loopback mode
- Supports capturing the error type of transmission and locating the location of arbitration failure
- Programmable error warning value
- Support ISO11898-4 specified time trigger CAN and receive timestamp

## 3.23. Serial wire debug (SWD)

The ARM SWD interface allows serial debugging tools to be connected to the PY32F072.

# 4. Pin configuration



Figure 4-1LQFP64



Figure 4-2LQFP48



Figure 4-3 QFN32



Figure 4-4 LQFP32

Table 4-1 Pin Definition Terminology and Symbols

|          |                      |        | This bolinition forminology and by hibble                                                 |  |  |
|----------|----------------------|--------|-------------------------------------------------------------------------------------------|--|--|
| Na       | ıme                  | Symbol | Definition                                                                                |  |  |
|          |                      | S      | Supply pin                                                                                |  |  |
| Die      | 4                    | G      | Ground pin                                                                                |  |  |
| Pin      | type                 | l      | nput-only pin                                                                             |  |  |
|          |                      | I/O    | Input/output pin                                                                          |  |  |
|          |                      | COM    | Normal 5V I/O with analog input and output function                                       |  |  |
| I/O at   | ruoturo              | RST    | Reset pin, with internal weak pull-up resistor, without analog input and output function  |  |  |
| 1/0 80   | ructure              | COM F  | I/O, I2C Fm+ capable with analog input and output function                                |  |  |
|          |                      | COM U  | GPIO 5V tolerant with USB PHY function                                                    |  |  |
| No       | otes                 |        | Unless otherwise specified, all ports are used as floating inputs between and after reset |  |  |
| Pin      | Alternate functions  |        | Function selected by GPIOx_AFR register                                                   |  |  |
| function | Additional functions |        | Directly selected or enabled through peripheral registers                                 |  |  |

Table 4-2LQFP64/LQFP48/QFN32/LQFP32 pin definition

| Pin type |        |       |        |                                           |             |                       | Pin fu | nctions                |                                        |
|----------|--------|-------|--------|-------------------------------------------|-------------|-----------------------|--------|------------------------|----------------------------------------|
| LQFP64   | LQFP48 | QFN32 | LQFP32 | Pin name<br>(function<br>upon re-<br>set) | Pin<br>type | I/O<br>struc-<br>ture | Notes  | Alternate<br>functions | Additional<br>functions                |
|          | 1      |       |        | PF9                                       | I/O         | СОМ                   |        |                        |                                        |
|          | 2      |       |        | PC13                                      | I/O         | СОМ                   |        |                        | RTC_OUT                                |
| 3        | 3      | 1     | 2      | PC14                                      | I/O         | СОМ                   |        |                        | OSC32_IN                               |
| 4        | 4      | 2     | 3      | PC15                                      | I/O         | СОМ                   |        |                        | OSC32_OUT                              |
| 5        | 5      |       |        | PF0-<br>OSC_IN                            | I/O         | СОМ                   |        |                        | OSC_IN                                 |
| 6        | 6      |       |        | PF1-<br>OSC_OU<br>T                       | I/O         | СОМ                   |        |                        | OSC_OUT                                |
| 7        | 7      | 3     | 4      | PF2-<br>NRST                              | I/O         | RST                   |        |                        |                                        |
| 8        |        |       |        | PC0                                       | I/O         | СОМ                   |        |                        | ADC_IN10, COMP1_INP0, COMP2_INN0 SEG27 |
| 9        |        |       |        | PC1                                       | I/O         | СОМ                   |        |                        | ADC_IN11, COMP1_INP1, COMP2_INN1 SEG26 |
| 10       |        |       |        | PC2                                       | I/O         | СОМ                   |        |                        | ADC_IN12, COMP1_INP2, COMP2_INN2 SEG25 |
| 11       |        |       |        | PC3                                       | I/O         | СОМ                   |        |                        | ADC_IN13, COMP1_INP3, COMP2_INN3       |

|    |     |    |    |      |     |       |            | SEG24       |
|----|-----|----|----|------|-----|-------|------------|-------------|
| 12 | 8   | 4  |    | VSSA | I/O |       | Gro        | ound        |
| 13 | 9   | 5  | 5  | VCCA | I/O |       | Digital po | wer supply  |
|    |     |    |    |      |     |       |            | ADC_IN0,    |
|    |     |    |    |      |     |       |            | COMP1_INP4, |
| 14 | 10  | 6  | 6  | PA0  | I/O | СОМ   |            | COMP1_INN0, |
| 14 | 10  | O  | O  | PAU  | 1/0 | COIVI |            | COMP2_INP0, |
|    |     |    |    |      |     |       |            | COMP2_INN4  |
|    |     |    |    |      |     |       |            | SEG23       |
|    |     |    |    |      |     |       |            | ADC_IN1,    |
|    |     |    |    |      |     |       |            | COMP1_INP5, |
| 15 | 11  | 7  | 7  | PA1  | I/O | СОМ   |            | COMP1_INN1, |
| 13 | 11  | ,  | ,  | FAI  | 1/0 | COIVI |            | COMP2_INP1, |
|    |     |    |    |      |     |       |            | COMP2_INN5  |
|    |     |    |    |      |     |       |            | SEG22       |
|    |     |    |    |      |     |       |            | ADC_IN2,    |
|    |     |    |    |      |     |       |            | COMP1_INP6, |
| 16 | 12  | 8  | 8  | PA2  | I/O |       |            | COMP1_INN2, |
|    |     |    |    |      |     |       |            | COMP2_INP2  |
|    |     |    |    |      |     |       |            | SEG21       |
|    |     |    |    |      |     |       |            | ADC_IN3,    |
|    |     |    |    |      |     |       |            | COMP1_INP7, |
| 17 | 13  | 9  | 9  | PA3  | I/O |       |            | COMP1_INN3, |
|    |     |    |    |      |     |       |            | COMP2_INP3  |
|    |     |    |    |      |     |       |            | SEG20       |
| 18 |     |    |    | PF3  | I/O |       |            | SEG21       |
| 19 |     |    |    | PF4  | I/O |       |            | SEG22       |
|    |     |    |    |      |     |       |            | ADC_IN4,    |
|    |     |    |    |      |     |       |            | DAC_OUT1,   |
| 20 | 4.4 | 10 | 40 | DA 4 | 1/0 | COME  |            | COMP1_INP8, |
| 20 | 14  | 10 | 10 | PA4  | I/O | COM_F |            | COMP1_INN4, |
|    |     |    |    |      |     |       |            | COMP2_INP4  |
|    |     |    |    |      |     |       |            | SEG19       |
| 21 | 15  | 11 | 11 | PA5  | I/O | COM_F |            | ADC_IN5,    |

| DAC_OUT2,   COMP1_INP9,   COMP1_INP9,   COMP1_INP9,   COMP2_INP5,   COMP3_INNO   SEG18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |    |    |    |       |     |         | 540 51:      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|----|----|-------|-----|---------|--------------|
| COMP1_INN5, COMP2_INP5, COMP3_INN0   SEG18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |    |    |    |       |     |         |              |
| COMP2_INP5, COMP3_INNO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |    |    |    |       |     |         |              |
| COMP3_INPO, COMP3_INNO   SEG18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |    |    |    |       |     |         |              |
| COMP3_INNO   SEG18   ADC_IN6,   COMP1_INP10,   COMP1_INP10,   COMP1_INP10,   COMP1_INP10,   COMP1_INN6   SEG17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |    |    |    |       |     |         |              |
| SEG18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |    |    |    |       |     |         | COMP3_INP0,  |
| 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |    |    |    |       |     |         | COMP3_INN0   |
| 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |    |    |    |       |     |         | SEG18        |
| 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |    |    |    |       |     |         | ADC_IN6,     |
| 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 22  | 16 | 12 | 12 | ΡΔ6   | 1/0 | COM F   | COMP1_INP10, |
| ADC_IN7, COMP1_INP11, COMP1_INN7 SEG16  ADC_IN14, COMP1_INN8 SEG15  ADC_IN14, COMP1_INN8 SEG15  ADC_IN15, COMP1_INN9 SEG14  ADC_IN8, COMP2_INN6, SEG13  ADC_IN8, COMP2_INN6, SEG13  ADC_IN8, COMP2_INP6, COMP2_INP7, COMP3_INN1 SEG12  ADC_IN10, COMP2_INN7, COMP3_INN1 SEG12  ADC_IN10, COMP2_INN7, COMP3_INN1 SEG12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 22  | 10 | 12 | 12 | FAU   | 1/0 | COIVI_I | COMP1_INN6   |
| 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |    |    |    |       |     |         | SEG17        |
| 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |    |    |    |       |     |         | ADC_IN7,     |
| COMP1_INN7   SEG16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 00  | 47 | 40 | 40 | D 4 7 | 1/0 | COM     | COMP1_INP11, |
| ADC_IN14, COMP1_INN8 SEG15  ADC_IN15, COMP1_INN9 SEG14  ADC_IN8, COMP2_INN6, SEG13  ADC_IN8, COMP2_INN6, SEG13  ADC_IN9, COMP2_INP6, COMP2_INP6, COMP3_INP1, COMP3_INN1 SEG12  ADC_IN10, COMP2_INP7, COMP2_INP7, COMP2_INN8 OPA3_INN SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 23  | 17 | 13 | 13 | PA7   | 1/0 | COM     | COMP1_INN7   |
| 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |    |    |    |       |     |         | SEG16        |
| SEG15  ADC_IN15, COMP1_INN9 SEG14  ADC_IN8, COMP2_INN6, SEG13  ADC_IN9, COMP2_INP6, COMP2_INP6, COMP3_INP1, COMP3_INN1 SEG12  ADC_IN10, COMP2_INP7, SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |    |    |    |       |     |         | ADC_IN14,    |
| ADC_IN15, COMP1_INN9 SEG14  ADC_IN8, COMP2_INN6, SEG13  ADC_IN9, COMP2_INP6, COMP3_INP1, COMP3_INP1, COMP3_INN1 SEG12  ADC_IN15, ADC_IN19 COMP2_INN6, SEG13  ADC_IN9, COMP3_INP1, COMP3_INP1, COMP3_INN1 SEG12  ADC_IN10, COMP2_INP7, COMP2_INP7, COMP2_INN8 OPA3_INN SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 24  |    |    |    | PC4   | I/O | СОМ     | COMP1_INN8   |
| 25   PC5   I/O   COM   COMP1_INN9   SEG14    ADC_IN8,   COMP2_INN6,   SEG13    ADC_IN9,   COMP2_INP6,   COMP2_INP6,   COMP2_INN7,   COMP3_INP1,   COMP3_INN1   SEG12    ADC_IN9,   COMP3_INN1   SEG12    ADC_IN10,   COMP2_INP7,   COMP2_INP7,   COMP3_INN1   SEG11    ADC_IN10,   COMP2_INP7,   COMP3_INN1   SEG11    ADC_IN10,   COMP3_INN1   SEG11    ADC_IN10,   COMP3_INN1   SEG11    ADC_IN10,   COMP3_INN1    ADC |     |    |    |    |       |     |         | SEG15        |
| SEG14  ADC_IN8, COMP2_INN6, SEG13  ADC_IN9, COMP2_INP6, COMP2_INP6, COMP2_INP6, COMP2_INP7, COMP3_INP1, COMP3_INN1 SEG12  ADC_IN10, COMP2_IN10, COMP2_ |     |    |    |    |       |     |         | ADC_IN15,    |
| ADC_IN8, COMP2_INN6, SEG13  ADC_IN9, COMP2_INP6, COMP2_INN7, COMP3_INP1, COMP3_INN1 SEG12  ADC_IN9, COMP2_INP6, COMP2_INN7, COMP3_INN1 SEG12  ADC_IN10, COMP3_INN1 SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 25  |    |    |    | PC5   | I/O | COM     | COMP1_INN9   |
| 26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |    |    |    |       |     |         | SEG14        |
| SEG13   ADC_IN9, COMP2_INP6, COMP2_INN7, COMP3_INN1   SEG12     28   20   PB2   I/O   COM   COM   COMP2_INN8   OPA3_INN   SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |    |    |    |       |     |         | ADC_IN8,     |
| ADC_IN9, COMP2_INP6, COMP3_INP1, COMP3_INN1 SEG12  ADC_IN9, COMP2_INP6, COMP3_INN1 SEG12  ADC_IN9, COMP3_INN7, COMP3_INN1 SEG12  ADC_IN10, COMP2_INP7, COMP2_INP7, COMP2_INN8 OPA3_INN SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 26  | 18 | 14 | 14 | PB0   | I/O | COM     | COMP2_INN6,  |
| 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |    |    |    |       |     |         | SEG13        |
| 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |    |    |    |       |     |         | ADC_IN9,     |
| 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |    |    |    |       |     |         | COMP2_INP6,  |
| COMP3_INP1, COMP3_INN1 SEG12 ADC_IN10, COMP2_INP7, COMP2_INP8 OPA3_INN SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0.7 | 40 | 45 | 45 | DD4   | 1/0 | COM     | COMP2_INN7,  |
| SEG12  ADC_IN10, COMP2_INP7, COMP2_INN8 OPA3_INN SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 21  | 19 | 15 | 15 | PBI   | 1/0 | COM     | COMP3_INP1,  |
| ADC_IN10, COMP2_INP7, COMP2_INN8 OPA3_INN SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |    |    |    |       |     |         | COMP3_INN1   |
| 28 20 PB2 I/O COM COM COMP2_INP7, COMP2_INN8 OPA3_INN SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |    |    |    |       |     |         | SEG12        |
| 28 20 PB2 I/O COM COMP2_INN8 OPA3_INN SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |    |    |    |       |     |         | ADC_IN10,    |
| OPA3_INN SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |    |    |    |       |     |         | COMP2_INP7,  |
| SEG11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 28  | 20 |    |    | PB2   | I/O | СОМ     | COMP2_INN8   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |    |    |    |       |     |         | OPA3_INN     |
| 29 21 PB10 I/O COM_F ADC_IN11,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |    |    |    |       |     |         | SEG11        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 29  | 21 |    |    | PB10  | I/O | COM_F   | ADC_IN11,    |

|    |    |    |    |      |     |       | COMP2_INP8           |
|----|----|----|----|------|-----|-------|----------------------|
|    |    |    |    |      |     |       | OPA3_INP             |
|    |    |    |    |      |     |       | SEG10                |
|    |    |    |    |      |     |       | ADC_IN15,            |
|    |    |    |    |      |     |       | COMP3_INP8,          |
| 30 | 22 |    |    | PB11 | I/O | COM_F | COMP3_INN4           |
|    |    |    |    |      |     |       | OPA3_OUT             |
|    |    |    |    |      |     |       | SEG9                 |
| 31 | 23 | 16 | 16 | VSS  | I/O |       | Ground               |
| 32 | 24 | 17 | 17 | VCC  | I/O |       | Digital power supply |
|    |    |    |    |      |     |       | COMP2_INP9           |
| 33 | 25 |    |    | PB12 | S   |       | OPA2_INN             |
|    |    |    |    |      |     |       | SEG8                 |
|    |    |    |    |      |     |       | COMP1_INP10          |
| 34 | 26 |    |    | PB13 | S   |       | OPA2_INP             |
|    |    |    |    |      |     |       | SEG7                 |
|    |    |    |    |      |     |       | COMP2_INP11,         |
|    |    |    |    |      |     |       | COMP3_INP9,          |
| 35 | 27 |    |    | PB14 |     |       | COMP3_INN5           |
|    |    |    |    |      |     |       | OPA2_OUT             |
|    |    |    |    |      |     |       | SEG6                 |
| 36 | 28 |    |    | PB15 |     |       | OPA1_INN             |
| 30 | 20 |    |    | PDIS |     |       | SEG5                 |
| 37 |    |    |    | PC6  |     |       | OPA1_INP             |
| 31 |    |    |    | PC0  |     |       | SEG4                 |
|    |    |    |    |      |     |       | COMP3_INP13,         |
| 38 |    |    |    | PC7  |     |       | COMP3_INN8           |
|    |    |    |    | 101  |     |       | OPA1_OUT             |
|    |    |    |    |      |     |       | SEG3                 |
| 39 |    |    |    | PC8  |     |       | SEG2                 |
| 40 |    |    |    | PC9  |     |       | SEG1                 |
| 41 | 29 | 18 | 18 | PA8  |     |       | SEG0                 |

| 42 | 30 | 19 | 19 | PA9  |       | СОМО                             |
|----|----|----|----|------|-------|----------------------------------|
| 43 | 31 | 20 | 20 | PA10 |       | COM1                             |
| 44 | 32 | 21 | 21 | PA11 | COM_U | USB_DM<br>COM2                   |
| 45 | 33 | 22 | 22 | PA12 | COM_U | USB_DP<br>COM3                   |
| 46 | 34 | 23 | 23 | PA13 |       |                                  |
| 47 | 35 | 24 |    | PF5  |       |                                  |
| 48 | 36 |    |    | PF6  |       |                                  |
| 49 | 37 | 25 | 24 | PA14 |       |                                  |
| 50 | 38 |    | 25 | PA15 |       |                                  |
| 51 |    |    |    | PC10 |       | COM4/SEG39                       |
| 52 |    |    |    | PC11 |       | COM5/SEG38                       |
| 53 |    |    |    | PC12 |       | COM6/SEG37                       |
| 54 |    |    |    | PF7  |       | COM7/SEG36                       |
| 55 | 39 |    | 26 | PB3  |       | COMP2_INN9<br>SEG35/VLCDH        |
| 56 | 40 | 26 | 27 | PB4  |       | COMP1_INP12 OPA3_OUT SEG34/VLCD3 |
| 57 | 41 | 27 | 28 | PB5  |       | COMP1_INP13 SEG33/VLCD2          |
|    |    |    |    |      |       | COMP1_INP14,                     |
| 58 | 42 | 28 | 29 | PB6  |       | COMP2_INP14                      |
|    |    |    |    |      |       | SEG32/VLCD1                      |
|    |    |    |    |      |       | PVD_IN,                          |
| 59 | 43 | 29 | 30 | PB7  |       | COMP2_INP15                      |

|    |    |    |    |              |  |                      | SEG31 |  |
|----|----|----|----|--------------|--|----------------------|-------|--|
| 60 | 44 | 30 | 31 | PF8/BOO<br>T |  |                      | SEG30 |  |
| 61 | 45 | 31 | 32 | PB8          |  |                      | SEG29 |  |
| 62 | 46 | 32 | 1  | PB9          |  |                      | SEG28 |  |
| 63 | 47 |    |    | VSS          |  | Ground               |       |  |
| 64 | 48 |    |    | VCC          |  | Digital power supply |       |  |

- (1) Configure by option bytes to choose PF2 or NRST is
- (2) After reset, PA13 and PA14 are configured as SWDIO and SWCLK AF functions, the former has an internal pull-up resistor and the latter has an internal pull-down resistor activated.
- (3) BOOT0 defaults to digital input mode and pull-down is enabled.

## 4.1. PortA alternate function mapping

Table 4-3 PortA alternate function mapping

| Port | AF0                   | AF1        | AF2          | AF3  | AF4       | AF5        | AF6       | AF7       |
|------|-----------------------|------------|--------------|------|-----------|------------|-----------|-----------|
|      |                       | USART2_CTS | TIM2_CH1_ETR |      | USART4_TX |            |           | COMP1_OUT |
| PA0  | AF8                   | AF9        | AF10         | AF11 | AF12      | AF13       | AF14      | AF15      |
|      | SPI2_SCK              |            |              |      |           |            | SEG23     |           |
|      | AF0                   | AF1        | AF2          | AF3  | AF4       | AF5        | AF6       | AF7       |
|      | EVENTOUT              | USART2_RTS | TIM2_CH2     |      | USART4_RX | TIM15_CH1N | I2C1_SMBA |           |
| PA1  | AF8                   | AF9        | AF10         | AF11 | AF12      | AF13       | AF14      | AF15      |
|      | SPI1_SCK/I2S1_C<br>K  | SPI2_MOSI  |              |      |           |            | SEG22     |           |
|      | AF0                   | AF1        | AF2          | AF3  | AF4       | AF5        | AF6       | AF7       |
|      | TIM15_CH1             | USART2_TX  | TIM2_CH3     |      |           |            |           | COM2_OUT  |
| PA2  | AF8                   | AF9        | AF10         | AF11 | AF12      | AF13       | AF14      | AF15      |
|      | SPI1_MOSI/I2S1<br>_SD | SPI2_MISO  |              |      |           |            | SEG21     |           |
|      | AF0                   | AF1        | AF2          | AF3  | AF4       | AF5        | AF6       | AF7       |
| 242  | TIM15_CH2             | USART2_RX  | TIM2_CH4     |      |           |            |           | EVENTOUT  |
| PA3  | AF8                   | AF9        | AF10         | AF11 | AF12      | AF13       | AF14      | AF15      |
|      | SPI2_MSIO             | SPI2_CS    |              |      |           |            | SEG20     |           |
|      | AF0                   | AF1        | AF2          | AF3  | AF4       | AF5        | AF6       | AF7       |
| PA4  | SPI1_NSS/I2S1_<br>WS  | USART2_CK  |              |      | TIM14_CH1 |            |           | EVENTOUT  |
|      | AF8                   | AF9        | AF10         | AF11 | AF12      | AF13       | AF14      | AF15      |
|      | SPI2_MOSI             | USART2_TXD |              |      | PVD_OUT   |            | SEG19     |           |
|      | AF0                   | AF1        | AF2          | AF3  | AF4       | AF5        | AF6       | AF7       |
| PA5  | SPI1_SCK/I2S1_C<br>K  |            | TIM2_CH1_ETR |      |           |            |           | EVENTOUT  |

|      | AF8                    | AF9        | AF10                 | AF11       | AF12       | AF13      | AF14     | AF15      |
|------|------------------------|------------|----------------------|------------|------------|-----------|----------|-----------|
|      |                        |            | USART3_TX            |            |            |           | SEG18    |           |
|      | AF0                    | AF1        | AF2                  | AF3        | AF4        | AF5       | AF6      | AF7       |
| PA6  | SPI1_MISO/I2S1<br>_MCK | TIM3_CH1   | TIM1_BKIN            |            | USART3_CTS | TIM16_CH1 | EVENTOUT | COMP1_OUT |
|      | AF8                    | AF9        | AF10                 | AF11       | AF12       | AF13      | AF14     | AF15      |
|      |                        |            |                      |            |            |           | SEG17    |           |
|      | AF0                    | AF1        | AF2                  | AF3        | AF4        | AF5       | AF6      | AF7       |
| PA7  | SPI1_MOSI/I2S1<br>_SD  | TIM3_CH2   | TIM1_CH1N            |            | TIM14_CH1  | TIM17_CH1 | EVENTOUT | COMP2_OUT |
|      | AF8                    | AF9        | AF10                 | AF11       | AF12       | AF13      | AF14     | AF15      |
|      |                        |            |                      |            |            |           | SEG16    |           |
|      | AF0                    | AF1        | AF2                  | AF3        | AF4        | AF5       | AF6      | AF7       |
| PA8  | МСО                    | USART1_CK  | TIM1_CH1             | EVENTOUT   | CTC_SYNC   |           |          |           |
| 17.0 | AF8                    | AF9        | AF10                 | AF11       | AF12       | AF13      | AF14     | AF15      |
|      | SPI2_NSS               |            |                      |            |            |           | SEG0     |           |
|      | AF0                    | AF1        | AF2                  | AF3        | AF4        | AF5       | AF6      | AF7       |
| PA9  | TIM15_BKIN             | USART1_TX  | TIM1_CH2             |            |            |           | I2C1_SCL | EVENTOUT  |
| 173  | AF8                    | AF9        | AF10                 | AF11       | AF12       | AF13      | AF14     | AF15      |
|      | SPI2_MISO              | МСО        |                      |            |            |           | СОМО     |           |
|      | AF0                    | AF1        | AF2                  | AF3        | AF4        | AF5       | AF6      | AF7       |
| PA10 | TIM17_BKIN             | USART1_RX  | TIM1_CH3             |            |            |           | I2C1_SDA | EVENTOUT  |
| PAIO | AF8                    | AF9        | AF10                 | AF11       | AF12       | AF13      | AF14     | AF15      |
|      | SPI2_MOSI              |            |                      |            |            |           | COM1     |           |
|      | AF0                    | AF1        | AF2                  | AF3        | AF4        | AF5       | AF6      | AF7       |
|      | EVENTOUT               | USART1_CTS | TIM1_CH4             |            | CAN_RX     |           | I2C2_SCL | COMP1_OUT |
| PA11 | AF8                    | AF9        | AF10                 | AF11       | AF12       | AF13      | AF14     | AF15      |
|      | SPI2_MOSI/I2S1<br>_MCK |            |                      | TIM1_BKIN2 |            |           | COM2     |           |
|      | AF0                    | AF1        | AF2                  | AF3        | AF4        | AF5       | AF6      | AF7       |
|      | EVENTOUT               | USART1_RTS | TIM1_ETR             |            | CAN_TX     |           | I2C2_SDA | COMP2_OUT |
| PA12 | AF8                    | AF9        | AF10                 | AF11       | AF12       | AF13      | AF14     | AF15      |
|      | SPI1_MOSI/I2S1<br>_SD  | I2S1_CKIN  |                      |            |            |           | СОМЗ     |           |
|      | AF0                    | AF1        | AF2                  | AF3        | AF4        | AF5       | AF6      | AF7       |
| PA13 | SWDIO                  | IROUT      |                      |            |            |           |          | EVENTOUT  |
| PA13 | AF8                    | AF9        | AF10                 | AF11       | AF12       | AF13      | AF14     | AF15      |
|      |                        | USART1_RXD |                      | COMP3_OUT  | PVD_OUT    |           |          |           |
|      | AF0                    | AF1        | AF2                  | AF3        | AF4        | AF5       | AF6      | AF7       |
| DA14 | SWCLK                  | USART2_TX  |                      |            |            |           |          | EVENTOUT  |
| PA14 | AF8                    | AF9        | AF10                 | AF11       | AF12       | AF13      | AF14     | AF15      |
|      |                        | USART1_TXD |                      |            | PVD_OUT    |           |          |           |
|      | AF0                    | AF1        | AF2                  | AF3        | AF4        | AF5       | AF6      | AF7       |
| PA15 | SPI1_NSS/I2S1_<br>WS   | USART2_RX  | TIM2_CH1_ETR         | EVENTOUT   | USART4_RTS |           |          | EVENTOUT  |
| PAIS | AF8                    | AF9        | AF10                 | AF11       | AF12       | AF13      | AF14     | AF15      |
|      |                        |            | USART3_RTS_DE<br>_CK |            |            |           |          |           |

# 4.2. PortB alternate function mapping

Table 4-4 Port B alternate function mapping

|      | 1                    |          |            | T D alternate |            |                 |       | 1         |
|------|----------------------|----------|------------|---------------|------------|-----------------|-------|-----------|
| Port | AF0                  | AF1      | AF2        | AF3           | AF4        | AF5             | AF6   | AF7       |
|      | EVENTOUT             | тімз_снз | TIM1_CH2N  |               | USART3_CK  |                 |       | COMP1_OUT |
| PB0  | AF8                  | AF9      | AF10       | AF11          | AF12       | AF13            | AF14  | AF15      |
| 1 50 | SPI1_NSS/I2S1_<br>WS |          | USART3_RX  |               |            |                 | SEG13 |           |
|      | AF0                  | AF1      |            |               |            |                 |       |           |
| 554  | TIM14_CH1            | TIM3_CH4 | TIM1_CH3N  |               | USART3_RTS |                 |       | EVENTOUT  |
| PB1  | AF8                  | AF9      | AF10       | AF11          | AF12       | AF13            | AF14  | AF15      |
|      |                      |          |            | COMP3_OUT     |            |                 | SEG12 |           |
|      | AF0                  | AF1      | AF2        | AF3           | AF4        | AF5             | AF6   | AF7       |
|      |                      |          |            |               |            |                 |       | EVENTOUT  |
| PB2  | AF8                  | AF9      | AF10       | AF11          | AF12       | AF13            | AF14  | AF15      |
|      | SPI2_MISO            |          | USART3_TX  |               |            |                 | SEG11 |           |
|      | AF0                  | AF1      | AF2        | AF3           | AF4        | AF5             | AF6   | AF7       |
|      |                      |          |            |               |            |                 |       |           |
| PB3  | AF8                  | AF9      | AF10       | AF11          | AF12       | AF13            | AF14  | AF15      |
|      | 1                    |          |            | 1.1.2         |            | 1.0.20          |       | 125       |
|      | AF0                  | AF1      | AF2        | AF3           | AF4        | AF5             | AF6   | AF7       |
|      | 70                   | 7.1.2    | 72         | 70            | 7 1        | 7.00            | 70    | 7.1.7     |
| PB4  | AFO                  | AF9      | AF10       | AF11          | AF12       | AF12            | AE14  | AE1E      |
|      | AF8                  | AF5      | AF10       | AFII          | AF1Z       | AF13            | AF14  | AF15      |
|      |                      |          |            |               |            |                 |       |           |
|      | AF0                  | AF1      | AF2        | AF3           | AF4        | AF5             | AF6   | AF7       |
| PB5  |                      |          |            |               |            |                 |       |           |
|      | AF8                  | AF9      | AF10       | AF11          | AF12       | AF13            | AF14  | AF15      |
|      |                      |          |            |               |            |                 |       |           |
|      | AF0                  | AF1      | AF2        | AF3           | AF4        | AF5             | AF6   | AF7       |
| PB6  |                      |          |            |               |            |                 |       |           |
|      | AF8                  | AF9      | AF10       | AF11          | AF12       | AF13            | AF14  | AF15      |
|      |                      |          |            |               |            |                 |       |           |
|      | AF0                  | AF1      | AF2        | AF3           | AF4        | AF5             | AF6   | AF7       |
| PB7  |                      |          |            |               |            |                 |       |           |
|      | AF8                  | AF9      | AF10       | AF11          | AF12       | AF13            | AF14  | AF15      |
|      |                      |          |            |               |            |                 |       |           |
|      | AF0                  | AF1      | AF2        | AF3           | AF4        | AF5             | AF6   | AF7       |
| PB8  |                      |          |            |               |            |                 |       |           |
|      | AF8                  | AF9      | AF10       | AF11          | AF12       | AF13            | AF14  | AF15      |
|      |                      |          |            |               |            |                 |       |           |
|      | AF0                  | AF1      | AF2        | AF3           | AF4        | AF5             | AF6   | AF7       |
| D20  |                      |          |            |               |            |                 |       |           |
| PB9  | AF8                  | AF9      | AF10       | AF11          | AF12       | AF13            | AF14  | AF15      |
|      |                      |          |            |               |            |                 |       |           |
|      | AF0                  | AF1      | AF2        | AF3           | AF4        | AF5             | AF6   | AF7       |
| PB10 |                      | I2C2_SCL | TIM2_CH3   |               | USART3_TX  | SPI2_SCK/I2S2_C |       | COMP1_OUT |
|      | AF8                  | AF9      | AF10       | AF11          | AF12       | AF13            | AF14  | AF15      |
| I    | 70                   |          | , <u>.</u> | 7.1.22        | 722        | 20              | 72.7  | ,,,,20    |

|      |                        | USART2_RTS |           |            |            |            | SEG10 |           |
|------|------------------------|------------|-----------|------------|------------|------------|-------|-----------|
|      | AF0                    | AF1        | AF2       | AF3        | AF4        | AF5        | AF6   | AF7       |
| PB11 | EVENTOUT               | I2C2_SDA   | TIM2_CH4  |            | USART3_RX  |            |       | COMP2_OUT |
|      | AF8                    | AF9        | AF10      | AF11       | AF12       | AF13       | AF14  | AF15      |
|      | SPI2_MOSI              | USART2_CTS |           |            |            |            | SEG9  |           |
|      | AF0                    | AF1        | AF2       | AF3        | AF4        | AF5        | AF6   | AF7       |
| PB12 | SPI2_NSS/I2S2_<br>WS   | EVENTOUT   | TIM1_BKIN |            | USART3_CK  | TIM15_BKIN |       |           |
|      | AF8                    | AF9        | AF10      | AF11       | AF12       | AF13       | AF14  | AF15      |
|      | I2C2_SMBA              |            |           |            |            |            | SEG8  |           |
|      | AF0                    | AF1        | AF2       | AF3        | AF4        | AF5        | AF6   | AF7       |
| PB13 | SPI2_SCK/I2S2_C<br>K   |            | TIM1_CH1N |            | USART3_CTS | I2C2_SCL   |       | EVENTOUT  |
|      | AF8                    | AF9        | AF10      | AF11       | AF12       | AF13       | AF14  | AF15      |
|      |                        | МСО        |           | TIM15_CH1N |            |            | SEG7  |           |
|      | AF0                    | AF1        | AF2       | AF3        | AF4        | AF5        | AF6   | AF7       |
| PB14 | SPI2_MISO/I2S2<br>_MCK | TIM15_CH1  | TIM1_CH2N |            | USART3_RTS | I2C2_SDA   |       | EVENTOUT  |
|      | AF8                    | AF9        | AF10      | AF11       | AF12       | AF13       | AF14  | AF15      |
|      |                        |            |           | TIM15_CH1  |            |            | SEG6  |           |
|      | AF0                    | AF1        | AF2       | AF3        | AF4        | AF5        | AF6   | AF7       |
| PB15 | SPI2_MOSI/I2S2<br>_SD  | TIM15_CH2  | TIM1_CH3N | TIM15_CH1N |            |            |       | EVENTOUT  |
|      | AF8                    | AF9        | AF10      | AF11       | AF12       | AF13       | AF14  | AF15      |
|      |                        |            |           |            |            |            | SEG5  |           |

# 4.3. PortC alternate function mapping

Table 4-5 PortC alternate function mapping

| Port | AF0                    | AF1                    | AF2        | AF3       | AF4  | AF5  | AF6   | AF7  |
|------|------------------------|------------------------|------------|-----------|------|------|-------|------|
|      | EVENTOUT               |                        |            |           |      |      |       |      |
| PCO  | AF8                    | AF9                    | AF10       | AF11      | AF12 | AF13 | AF14  | AF15 |
| 1 60 | SPI1_MISO/I2S1<br>_MCK | USART2_CTS             | USART3_RTS |           |      |      | SEG27 |      |
|      | AF0                    | AF1                    |            |           |      |      |       |      |
|      | EVENTOUT               |                        |            |           |      |      |       |      |
| PC1  | AF8                    | AF9                    | AF10       | AF11      | AF12 | AF13 | AF14  | AF15 |
|      | SPI1_MOSI/I2S1<br>_SD  | USART2_RTS             | USART3_CTS | TIM15_CH1 |      |      | SEG26 |      |
|      | AF0                    | AF1                    | AF2        | AF3       | AF4  | AF5  | AF6   | AF7  |
| PC2  | EVENTOUT               | SPI2_MISO/I2S2_M<br>CK |            |           |      |      |       |      |
|      | AF8                    | AF9                    | AF10       | AF11      | AF12 | AF13 | AF14  | AF15 |
|      |                        | USART3_TXD             | USART3_RXD | TIM15_CH2 |      |      | SEG25 |      |
|      | AF0                    | AF1                    | AF2        | AF3       | AF4  | AF5  | AF6   | AF7  |
| DC3  | EVENTOUT               | SPI2_MOSI/I2S2_SD      |            |           |      |      |       |      |
| PC3  | AF8                    | AF9                    | AF10       | AF11      | AF12 | AF13 | AF14  | AF15 |
|      |                        | USART3_RXD             | USART3_TXD |           |      |      | SEG24 |      |
| PC4  | AF0                    | AF1                    | AF2        | AF3       | AF4  | AF5  | AF6   | AF7  |

|      | EVENTOUT               | USART3_TX |            |              |        |          |            | COMP3_OUT |
|------|------------------------|-----------|------------|--------------|--------|----------|------------|-----------|
|      | AF8                    | AF9       | AF10       | AF11         | AF12   | AF13     | AF14       | AF15      |
|      | SPI1_NSS/I2S1_<br>WS   | USART1_TX |            | TIM2_CH1_ETR | IR_OUT |          | SEG14      |           |
|      | AF0                    | AF1       | AF2        | AF3          | AF4    | AF5      | AF6        | AF7       |
|      |                        | SUART3_RX |            |              |        |          |            |           |
| PC5  | AF8                    | AF9       | AF10       | AF11         | AF12   | AF13     | AF14       | AF15      |
|      | SPI1_MOSI/I2S1<br>_SD  | USART1_RX |            | TIM2_CH2     |        |          | SEG14      |           |
|      | AF0                    | AF1       | AF2        | AF3          | AF4    | AF5      | AF6        | AF7       |
|      | TIM3_CH1               |           |            |              |        |          |            |           |
| PC6  | AF8                    | AF9       | AF10       | AF11         | AF12   | AF13     | AF14       | AF15      |
|      | SPi2_SCK/I2S2_C<br>K   |           | USART4_RXD | TIM2_CH3     |        |          | SEG4       |           |
|      | AF0                    | AF1       | AF2        | AF3          | AF4    | AF5      | AF6        | AF7       |
|      | TIM3_CH2               |           |            |              |        |          |            |           |
| PC7  | AF8                    | AF9       | AF10       | AF11         | AF12   | AF13     | AF14       | AF15      |
|      | SPI2_MISO/I2S2<br>_MCK |           | SUART4_TXD | TIM2_CH4     |        |          | SEG3       |           |
|      | AF0                    | AF1       | AF2        | AF3          | AF4    | AF5      | AF6        | AF7       |
|      | TIM3_CH3               |           |            |              |        |          |            |           |
| PC8  | AF8                    | AF9       | AF10       | AF11         | AF12   | AF13     | AF14       | AF15      |
|      | SPI2_MOSI/I2S2<br>_SD  |           | USART4_CTS | TIM1_CH1     |        |          | SEG2       |           |
|      | AF0                    | AF1       | AF2        | AF3          | AF4    | AF5      | AF6        | AF7       |
|      | TIM3_CH4               |           |            |              |        |          |            |           |
| PC9  | AF8                    | AF9       | AF10       | AF11         | AF12   | AF13     | AF14       | AF15      |
|      | SPI2_NSS/I2S2_<br>WS   | I2S1_CKIN | USART4_RTS | TIM1_CH2     |        |          | SEG1       |           |
|      | AF0                    | AF1       | AF2        | AF3          | AF4    | AF5      | AF6        | AF7       |
|      | USART4_TX              | USART3_TX |            |              |        |          |            |           |
| PC10 | AF8                    | AF9       | AF10       | AF11         | AF12   | AF13     | AF14       | AF15      |
|      |                        |           |            | TIM1_CH3     |        |          | COM4/SEG39 |           |
|      | AF0                    | AF1       | AF2        | AF3          | AF4    | AF5      | AF6        | AF7       |
|      | USART4_RX              | USART3_RX |            |              |        |          |            |           |
| PC11 | AF8                    | AF9       | AF10       | AF11         | AF12   | AF13     | AF14       | AF15      |
|      |                        |           |            | TIM1_CH4     |        |          | COM5/SEG38 |           |
|      | AF0                    | AF1       | AF2        | AF3          | AF4    | AF5      | AF6        | AF7       |
| DC12 | USART4_CK              | USART3_CK |            |              |        |          |            |           |
| PC12 | AF8                    | AF9       | AF10       | AF11         | AF12   | AF13     | AF14       | AF15      |
|      |                        |           |            | TIM14_CH1    |        |          | COM6/SEG37 |           |
|      | AF0                    | AF1       | AF2        | AF3          | AF4    | AF5      | AF6        | AF7       |
| PC13 |                        |           |            |              |        |          |            |           |
|      | AF8                    | AF9       | AF10       | AF11         | AF12   | AF13     | AF14       | AF15      |
|      | 4                      |           | 4          | 4-7-         | 4      | A        | 475        | 45-       |
|      | AF0                    | AF1       | AF2        | AF3          | AF4    | AF5      | AF6        | AF7       |
| PC14 | AFO                    | 450       | AF4C       | AF44         | AF42   | AF42     | A F 4 A    | AP4P      |
|      | AF8                    | AF9       | AF10       | AF11         | AF12   | AF13     | AF14       | AF15      |
|      |                        |           |            | TIM1_BKIN2   |        | <u> </u> | <u> </u>   |           |

|      | AF0 | AF1 | AF2  | AF3        | AF4  | AF5  | AF6  | AF7  |
|------|-----|-----|------|------------|------|------|------|------|
| PC15 |     |     |      |            |      |      |      |      |
| FCIS | AF8 | AF9 | AF10 | AF11       | AF12 | AF13 | AF14 | AF15 |
|      |     |     |      | TIM15_BKIN |      |      |      |      |

# 4.4. PortF alternate function mapping

Table 4-7 PortF alternate function mapping

| Port | AF0      | AF1        | AF2  | AF3        | AF4  | AF5  | AF6        | AF7  |
|------|----------|------------|------|------------|------|------|------------|------|
|      | CTC_SYNC |            |      |            |      |      |            |      |
| PF0  | AF8      | AF9        | AF10 | AF11       | AF12 | AF13 | AF14       | AF15 |
|      |          |            |      | TIM14_CH1  |      |      |            |      |
|      | AF0      | AF1        |      |            |      |      |            |      |
| DE4  |          |            |      |            |      |      |            |      |
| PF1  | AF8      | AF9        | AF10 | AF11       | AF12 | AF13 | AF14       | AF15 |
|      |          |            |      | TIM15_CH1N |      |      |            |      |
|      | AF0      | AF1        | AF2  | AF3        | AF4  | AF5  | AF6        | AF7  |
| PF2  | EVENTOUT |            |      |            |      |      |            |      |
| FIZ  | AF8      | AF9        | AF10 | AF11       | AF12 | AF13 | AF14       | AF15 |
|      | МСО      |            |      |            |      |      |            |      |
|      | AF0      | AF1        | AF2  | AF3        | AF4  | AF5  | AF6        | AF7  |
| PF3  | EVENTOUT |            |      |            |      |      |            |      |
| 113  | AF8      | AF9        | AF10 | AF11       | AF12 | AF13 | AF14       | AF15 |
|      |          |            |      |            |      |      | SEG21      |      |
|      | AF0      | AF1        | AF2  | AF3        | AF4  | AF5  | AF6        | AF7  |
| PF4  |          |            |      |            |      |      |            |      |
|      | AF8      | AF9        | AF10 | AF11       | AF12 | AF13 | AF14       | AF15 |
|      |          |            |      |            |      |      | SEG20      |      |
|      | AF0      | AF1        | AF2  | AF3        | AF4  | AF5  | AF6        | AF7  |
| PF5  |          |            |      |            |      |      |            |      |
|      | AF8      | AF9        | AF10 | AF11       | AF12 | AF13 | AF14       | AF15 |
|      |          |            |      |            |      |      |            |      |
|      | AF0      | AF1        | AF2  | AF3        | AF4  | AF5  | AF6        | AF7  |
| PF6  | TIM3_ETR | USART3_RTS |      |            |      |      |            |      |
|      | AF8      | AF9        | AF10 | AF11       | AF12 | AF13 | AF14       | AF15 |
|      |          |            |      | TIM1_CH1N  |      |      | COM7/SEG36 |      |
|      | AF0      | AF1        | AF2  | AF3        | AF4  | AF5  | AF6        | AF7  |
| PF7  |          |            |      |            |      |      |            |      |
|      | AF8      | AF9        | AF10 | AF11       | AF12 | AF13 | AF14       | AF15 |
|      |          |            |      |            |      |      |            |      |
|      | AF0      | AF1        | AF2  | AF3        | AF4  | AF5  | AF6        | AF7  |
| PF8  |          |            |      |            |      |      |            |      |
|      | AF8      | AF9        | AF10 | AF11       | AF12 | AF13 | AF14       | AF15 |
|      |          |            |      |            |      |      | SEG30      |      |
| PF9  | AF0      | AF1        | AF2  | AF3        | AF4  | AF5  | AF6        | AF7  |
|      |          |            |      |            |      |      |            |      |

| AF8 | AF9 | AF10 | AF11 | AF12 | AF13 | AF14 | AF15 |
|-----|-----|------|------|------|------|------|------|
|     |     |      |      |      |      |      |      |

# 5. Memory map



Figure 5-1 Memory map

Table 5-1 Memory boundary address

| Туре                 | Boundary Address         | Size           | Memory Area          | Description                                                                                                              |
|----------------------|--------------------------|----------------|----------------------|--------------------------------------------------------------------------------------------------------------------------|
|                      | 0x2000 2000-0x3FFF FFFF  | ~512<br>Mbytes | Reserved             |                                                                                                                          |
| SRAM                 | 0x2000 0000-0x2000 3FFF  | 16 kbytes      | SRAM                 | If the hardware is powered on to configure the SRAM to be 8kBytes, Then the SRAM address space is 0x2000 000-0x2000 1FFF |
|                      | 0x1FFF 34 00-0x1FFF FFFF | 4 kbytes       | Reserved             |                                                                                                                          |
|                      | 0x1FFF 3380-0x1FFF 33FF  | 256 bytes      | Factory config       | High-Tempr TS Data                                                                                                       |
|                      | 0x1FFF 3300-0x1FFF 337F  | 256 bytes      | Factory config       | All trim data, NML-<br>Tempr TS data                                                                                     |
|                      | 0x1FFF 3280-0x1FFF 32FF  | 256 bytes      | Factory config       | Flash erasing time configuration parameters, CP pass ID                                                                  |
|                      | 0x1FFF 3200-0x1FFF 327F  | 256 bytes      | Factory config       | HIS Re-Trim data                                                                                                         |
| Information<br>Block | 0x1FFF 3180-0x1FFF 31FF  | 256 bytes      | Factory config       | Flash/SRAM size configure, IP enable                                                                                     |
|                      | 0x1FFF 3100-0x1FFF 317F  | 256 bytes      | Factory config       | GPIO infor, FT infor, pass ID                                                                                            |
|                      | 0x1FFF 3080-0x1FFF 30FF  | 256 bytes      | Option bytes         | Chip software and hardware option bytes information                                                                      |
|                      | 0x1FFF 3000-0x1FFF 307F  | 256 bytes      | UID bytes            | Unique ID                                                                                                                |
|                      | 0x1FFF 0000-0x1FFF 2 FFF | 12 kbytes      | System memory        | Store the boot loader                                                                                                    |
| -                    | 0x0801 0000-0x1FFF FFFF  | ~384<br>Mbytes | Reserved             |                                                                                                                          |
| Main Block           | 0x0800 0000-0x0801 FFFF  | 128 kbytes     | Main flash<br>memory |                                                                                                                          |
| -                    | 0x0001 0000-0x07FF FFFF  | ~8 Mbytes      | Reserved             |                                                                                                                          |

|   |                         |            | Choose according    |  |
|---|-------------------------|------------|---------------------|--|
|   |                         |            | to the Boot config- |  |
|   |                         |            | uration:            |  |
| - | 0x0000 0000-0x0001 FFFF | 128 kbytes | 1) Main flash       |  |
|   |                         |            | memory              |  |
|   |                         |            | 2) System memory    |  |
|   |                         |            | 3) SRAM             |  |

<sup>(1)</sup> Except the above address, other is marked as reserved , which cannot be written , read as 0 , and a response error is generated .

Table 5-2 Peripheral register boundary address

| Bus    | Boundary Address          | Size    | PY*F072            |
|--------|---------------------------|---------|--------------------|
|        | 0xE000 000-0xE00F FFFF    | 1Mbytes | M0+                |
|        | 0x5000 1800 - 0x5FFF FFFF | ~256 MB | Reserved           |
|        | 0x5000 1400 - 0x5000 17FF | 1 KB    | GPIOF              |
|        | 0x5000 1000 - 0x5000 13FF | 1 KB    | Reserved           |
| IOPORT | 0x5000 0C00 - 0x5000 0FFF | 1 KB    | Reserved           |
|        | 0x5000 0800 - 0x5000 0BFF | 1 KB    | GPIOC              |
|        | 0x5000 0400 - 0x5000 07FF | 1 KB    | GPIOB              |
|        | 0x5000 0000 - 0x5000 03FF | 1 KB    | GPIOA              |
|        | 0x4002 6400 - 0x4FFF FFFF | ~256 MB | Reserved           |
|        | 0x4002 3800 -0x4002 3BFF  | 1 KB    | DIV                |
|        | 0x4002 3400 - 0x4002 37FF | 1 KB    | Reserved           |
|        | 0x4002 3000 - 0x4002 33FF | 1 KB    | CRC                |
|        | 0x4002 2400 - 0x4002 2FFF | 3 KB    | Reserved           |
| AHB    | 0x4002 2000 - 0x4002 23FF | 1 KB    | FLASH              |
| AIID   | 0x4002 1C00 - 0x4002 1FFF | 1 KB    | Reserved           |
|        | 0x4002 1800 - 0x4002 1BFF | 1 KB    | EXTI               |
|        | 0x4002 1400 - 0x4002 17FF | 1 KB    | Reserved           |
|        | 0x4002 1000 - 0x4002 13FF | 1 KB    | RCC <sup>½</sup> 2 |
|        | 0x4002 0400 - 0x4002 0FFF | 3 KB    | Reserved           |
|        | 0x4002 0000 - 0x4002 03FF | 1 KB    | DMA                |
|        | 0x4001 5C00 - 0x4001 FFFF | 41 KB   | Reserved           |
|        | 0x4001 5800 - 0x4001 5BFF | 1 KB    | DBG                |
|        | 0x4001 4C00 - 0x4001 57FF | 3 KB    | Reserved           |
|        | 0x4001 4800 - 0x4001 4BFF | 1 KB    | TIM17              |
|        | 0x4001 4400 - 0x4001 47FF | 1 KB    | TIM16              |
| APB    | 0x4001 4000 - 0x4001 43FF | 1 KB    | TIM15              |
| 711 15 | 0x4001 3C00 - 0x4001 3FFF | 1 KB    | Reserved           |
|        | 0x4001 3800 - 0x4001 3BFF | 1 KB    | USART1             |
|        | 0x4001 3400 - 0x4001 37FF | 1 KB    | Reserved           |
|        | 0x4001 3000 - 0x4001 33FF | 1 KB    | SPI1/I2S1          |
|        | 0x4001 2C00 - 0x4001 2FFF | 1 KB    | TIM1               |
|        | 0x4001 2800 - 0x4001 2BFF | 1 KB    | Reserved           |

| 0x4001 2400 - 0x4001 27FF | 1 KB  | ADC                    |
|---------------------------|-------|------------------------|
| 0x4001 0400 - 0x4001 23FF | 8 KB  | Reserved               |
| 0x4001 0300 - 0x4001 03FF |       | OPA                    |
| 0x4001 0200 - 0x4001 02FF | 1 KB  | COMP                   |
| 0x4001 0000 - 0x4001 01FF |       | SYSCFG                 |
| 0x4000 8000- 0x4000 FFFF  | 32 KB | Reserved               |
| 0x4000 7C00 - 0x4000 7FFF | 1 KB  | LPTIM1                 |
| 0x4000 7800 - 0x4000 7BFF | 1 KB  | Reserved               |
| 0x4000 7400 - 0x4000 77FF | 1 KB  | DAC                    |
| 0x4000 7000 - 0x4000 73FF | 1 KB  | PWR <sup>±3</sup>      |
| 0x4000 6C00 - 0x4000 6FFF | 1 KB  | CRS                    |
| 0x4000 6800 - 0x4000 6BFF | 1 KB  | Reserved               |
| 0x4000 6400 - 0x4000 67FF | 1 KB  | Reserved               |
| 0x4000 6000 - 0x4000 63FF | 1 KB  | USB SRAM               |
| 0x4000 5C00 - 0x4000 5FFF | 1 KB  | USB                    |
| 0x4000 5800 - 0x4000 5BFF | 1 KB  | I2C2                   |
| 0x4000 5400 - 0x4000 57FF | 1 KB  | I2C1                   |
| 0x4000 5000 - 0x4000 53FF | 1 KB  | Reserved               |
| 0x4000 4C00 - 0x4000 4FFF | 1 KB  | USART4                 |
| 0x4000 4800 - 0x4000 4BFF | 1 KB  | USART3                 |
| 0x4000 4400 - 0x4000 47FF | 1 KB  | USART2                 |
| 0x4000 3C00 - 0x4000 43FF | 2 KB  | Reserved               |
| 0x4000 3800 - 0x4000 3BFF | 1 KB  | SPI2/I2S2              |
| 0x4000 3400 - 0x4000 37FF | 1 KB  | Reserved               |
| 0x4000 3000 - 0x4000 33FF | 1 KB  | IWDG                   |
| 0x4000 2C00 - 0x4000 2FFF | 1 KB  | WWDG                   |
| 0x4000 2800 - 0x4000 2BFF | 1 KB  | RTC (include TAMP,BKP) |
| 0x4000 2400 - 0x4000 27FF | 1 KB  | LCD                    |
| 0x4000 2000 - 0x4000 23FF | 1 KB  | TIM14                  |
| 0x4000 1800 - 0x4000 1FFF | 2 KB  | Reserved               |
| 0x4000 1400 - 0x4000 17FF | 1 KB  | TIM7                   |
| 0x4000 1000 - 0x4000 13FF | 1 KB  | TIM6                   |
| 0x4000 0800 - 0x4000 0FFF | 2 KB  | Reserved               |
| 0x4000 0400 - 0x4000 07FF | 1 KB  | TIM3                   |
|                           |       |                        |

| 0x4000 0000 - 0x4000 03FF | 1 KB | TIM2 |  |
|---------------------------|------|------|--|
|---------------------------|------|------|--|

- (1) In the above table, the reserved address cannot be written, read back is 0, and a hardfault is generated
- (2) Not only supports 32 bit word access, but also supports halfword and byte access.
- (3) Not only supports 32 bit word access, but also supports halfword access.

# 6. Electrical Characteristics

#### 6.1. Parameter conditions

Unless otherwise specified, all voltages are referenced to VSS.

#### 6.1.1. Minium and maximum values

Unless otherwise specified, the mimimum and maximum values are guaranteed in the worest condotions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$ °C and  $T_A = T_{A(max)}$  (given by the selected temperature range).

Data based on electrical characterization results, design simulations and/or technology charateristics are indicated in the table footnotes and are not tested in production. Based on charaterization, the minimum and maximum values refer to sample tests and represent the mean vaule plus or minus three times the standard deviation.

### 6.1.2. Typical values

Unless otherwise specified, typical data is based on  $T_A = 25$ °C and VCC = 3.3V. They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by cgaracterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than equal to the value indicated.

# 6.2. Absolute maximum ratings

Stresses above the absolute maximum ratings listed in following tables may cause permanent damage to the device. These are stress ratings only and functional opeartion of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 6-1 Voltage characteristics (1)

| Symbol | Ratings                     | Minimum value | Maximum value | Unit |
|--------|-----------------------------|---------------|---------------|------|
| VCC    | External mains power supply | -0.3          | 6.25          | V    |
| VIN    | Input voltage of other pins | -0.3          | VCC+0.3       | V    |

(1) Power supply VCC and ground VSS pins must always be connected to the external power supply within the allowable range.

Table 6-2 Current characteristics

| Symbol | Describe                                 | Maximum value | Unit |
|--------|------------------------------------------|---------------|------|
| Ivcc   | Flowing into VCC pin (supply current)(1) | 300           | mA   |

| Ivss                 | Total current flowing out of VSS pin (outflow current)(1) | 300 |  |
|----------------------|-----------------------------------------------------------|-----|--|
|                      | Output sink current of COM IO(2)                          | 20  |  |
| I <sub>IO(PIN)</sub> |                                                           |     |  |
|                      | Source current for all IOs                                | -20 |  |

<sup>(1)</sup> Power supply VCC and ground VSS pins must always be connected to the external power supply within the allowable range.

(2) These I/O types refer to the terms and symbols defined by pins.

Table 6-3 Thermal characteristics

| Symbol           | Describe                     | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | -65 to +150 | °C   |
| То               | Range of working temperature | -40 to +85  | °C   |

# 6.3. Operating conditions

# 6.3.1. General working conditions

Table 6-4 General working conditions

| Symbol            | Parameter                    | Condition | Minimum<br>vaule | Maximum value | Unit       |
|-------------------|------------------------------|-----------|------------------|---------------|------------|
| fhclk             | Internal AHB clock frequency | -         | 0                | 72            | MHz        |
| f <sub>PCLK</sub> | Internal APB Clock frequency | -         | 0                | 72            | MHz        |
| VCC               | Standard operating voltage   | -         | 1.7              | 5.5           | V          |
| VIN               | I/O input voltage            | -         | -0.3             | VCC+0.3       | V          |
| T <sub>A</sub>    | Ambient temperature          | -         | -40              | 85            | $^{\circ}$ |
| TJ                | Junction temperature         | -         | -40              | 105           | °C         |

### 6.3.2. Operating conditions at power-up / power-down

Table 6-5 Operating conditions at power-up / power-down

| Symbol | Parameter          | Condition | Minimum<br>vaule | Maximum value | Unit |
|--------|--------------------|-----------|------------------|---------------|------|
|        | VCC rise time rate | -         | 0                | 8             | A /  |
| tvcc   | VCC fall time rate | -         | 20               | 8             | us/V |

### 6.3.3. Embedded reset and LVD module features

Table 6-6 Embedded reset module features

| Symbol                   | Parameter     | Condition    | Minimum<br>vaule    | Typical value | Maximum<br>value    | Unit |
|--------------------------|---------------|--------------|---------------------|---------------|---------------------|------|
| trsttempo <sup>(1)</sup> | Reset time    | -            | -                   | 4.0           | 7.5                 | ms   |
|                          | POR/PDR reset | Rising edge  | 1.50 <sup>(2)</sup> | 1.60          | 1.70                | V    |
| V <sub>POR/PDR</sub>     | threshold     | Falling edge | 1.45(1)             | 1.55          | 1.65 <sup>(2)</sup> | V    |

| r                            |                              |              |         |      |                     |    |
|------------------------------|------------------------------|--------------|---------|------|---------------------|----|
| V <sub>BOR1</sub>            | BOR threshold 1              | Rising edge  | 1.70(2) | 1.80 | 1.90                | V  |
| v BOR1                       | DOV IIII 6211010 1           | Falling edge | 1.60    | 1.70 | 1.80(2)             | V  |
| Vnoss                        | BOR threshold 2              | Rising edge  | 1.90(2) | 2.00 | 2.10                | V  |
| V <sub>BOR2</sub>            | DON THESHOU Z                | Falling edge | 1.80    | 1.90 | 2.00(2)             | V  |
| $V_{BOR3}$                   | BOR threshold 3              | Rising edge  | 2.10(2) | 2.20 | 2.30                | V  |
| * DONO                       | 2011 0011010 0               | Falling edge | 2.00    | 2.10 | 2.20(2)             | V  |
| V <sub>BOR4</sub>            | BOR threshold 4              | Rising edge  | 2.30(2) | 2.40 | 2.50                | V  |
| V BOR4                       | BOIT tillesiloid 4           | Falling edge | 2.20    | 2.30 | 2.40(2)             | V  |
| \/pop-                       | ROP throshold 5              | Rising edge  | 2.50(2) | 2.60 | 2.70                | V  |
| V <sub>BOR5</sub>            | BOR threshold 5              | Falling edge | 2.40    | 2.50 | 2.60(2)             | V  |
| $V_{BOR6}$                   | BOR threshold 6              | Rising edge  | 2.70(2) | 2.80 | 2.90                | V  |
| VBOR6                        | DOV IIII6211010 0            | Falling edge | 2.60    | 2.70 | 2.80(2)             | V  |
| \/                           | POD throshold 7              | Rising edge  | 2.90(2) | 3.00 | 3.10                | V  |
| V <sub>BOR7</sub>            | BOR threshold 7              | Falling edge | 2.80    | 2.90 | 3.00(2)             | V  |
| \/                           | DOD throoked do              | Rising edge  | 3.10(2) | 3.20 | 3.30                | V  |
| V <sub>BOR8</sub>            | BOR threshold 8              | Falling edge | 3.00    | 3.10 | 3.20(2)             | V  |
| V                            | DVD throshold 0              | Rising edge  | 1.70(2) | 1.80 | 1.90                | V  |
| $V_{PVD0}$                   | PVD threshold 0              | Falling edge | 1.60    | 1.70 | 1.80 <sup>(2)</sup> | V  |
| V                            | DVD Throokeld 4              | Rising edge  | 1.90(2) | 2.00 | 2.10                | V  |
| V <sub>PVD1</sub>            | PVD Threshold 1              | Falling edge | 1.80    | 1.90 | 2.00(2)             | V  |
| Vo                           | PVD Threshold 2              | Rising edge  | 2.10(2) | 2.20 | 2.30                | V  |
| V <sub>PVD2</sub>            | F V D TITLESTIQUE Z          | Falling edge | 2.00    | 2.10 | 2.20(2)             | V  |
| $V_{PVD3}$                   | PVD Threshold 3              | Rising edge  | 2.30(2) | 2.40 | 2.50                | V  |
| V PVD3                       | F VD THIESHOU 3              | Falling edge | 2.20    | 2.30 | 2.40(2)             | V  |
| $V_{PVD4}$                   | PVD Threshold 4              | Rising edge  | 2.50(2) | 2.60 | 2.70                | V  |
| <b>v</b> PVD4                | I VD IIIIGSIIUIU 4           | Falling edge | 2.40    | 2.50 | 2.60(2)             | V  |
| V                            | DVD throobald 5              | Rising edge  | 2.70(2) | 2.80 | 2.90                | V  |
| V <sub>PVD5</sub>            | PVD threshold 5              | Falling edge | 2.60    | 2.70 | 2.80(2)             | V  |
|                              | D) /D //                     | Rising edge  | 2.90(2) | 3.00 | 3.10                | V  |
| $V_{PVD6}$                   | PVD threshold 6              | Falling edge | 2.80    | 2.90 | 3.00(2)             | V  |
| Va                           | PVD threshold 7              | Rising edge  | 3.10(2) | 3.20 | 3.30                | V  |
| $V_{PVD7}$                   | F V D tilleshold /           | Falling edge | 3.00    | 3.10 | 3.20(2)             | V  |
| VPOR_PDR_hyst <sup>(1)</sup> | POR / PDR hysteresis voltage | -            |         | 50   |                     | mV |
| $V_{PVD\_BOR\_hyst}{}^{(1)}$ | PVD hysteresis voltage       |              |         | 100  |                     | mV |
| Idd <sub>(PVD)</sub>         | PVD power consump-<br>tion   |              |         | 0.6  |                     | uA |
| Idd <sub>(BOR)</sub>         | BOR power consump-<br>tion   |              |         | 0.6  |                     | uA |

<sup>(1)</sup> Guaranteed by design, not tested in production.

<sup>(2)</sup> Data is based on assessment results and is not tested in production.

# 6.3.4. Operating current characteristics

Table 6-7 Operating mode current

|                       |                      |             | Condi      | ition   |                  |                |                                 |                  |      |
|-----------------------|----------------------|-------------|------------|---------|------------------|----------------|---------------------------------|------------------|------|
| Symbol                | Sys-<br>tem<br>clock | Frequency   | Code       | Run     | Peripheral clock | FLASH<br>sleep | Typical<br>value <sup>(1)</sup> | Maximum<br>value | Unit |
|                       |                      | 72 MHz      |            |         | ON               | DISABLE        |                                 |                  |      |
|                       |                      | 7 2 IVII 12 |            |         | OFF              | DISABLE        |                                 |                  |      |
|                       |                      | 48 MHz      |            |         | ON               | DISABLE        |                                 | -                |      |
|                       |                      | 46 1/11/12  |            |         | OFF              | DISABLE        |                                 | -                |      |
|                       |                      | 24 MHz      |            |         | ON               | DISABLE        |                                 | -                |      |
|                       | HSI                  | 24 1011 12  |            |         | OFF              | DISABLE        |                                 | -                | mA   |
|                       | 1101                 | 16 MHz      |            |         | ON               | DISABLE        |                                 | -                |      |
| I <sub>DD</sub> (run) |                      | 10 101112   | While(1)   | Flash   | OFF              | DISABLE        |                                 | -                |      |
| IDD(I'dII)            |                      | 8 MHz       | vviiiic(1) | i iasii | ON               | DISABLE        |                                 | -                |      |
|                       |                      | O IVII 12   |            |         | OFF              | DISABLE        |                                 | -                |      |
|                       |                      | 4 MHz       |            |         | ON               | DISABLE        |                                 | -                |      |
|                       |                      | 7 1011 12   |            |         | OFF              | DISABLE        |                                 | -                |      |
|                       | LSI 32 kHz           |             |            | ON      | DISABLE          |                | -                               | uA               |      |
|                       | L5i                  | JZ KI IZ    |            |         | OFF              | DISABLE        |                                 | -                | uA   |
|                       | LSI                  | 32.768 kHz  |            |         | ON               | ENABLE         | 25                              | -                | uA   |
|                       | 201                  | 02.7 00 KHZ |            |         | OFF              | ENABLE         | 24                              | -                | uA   |

<sup>(1)</sup> Data is based on assessment results and is not tested in production.

Table 6-8Sleep mode current

|                         |              | Cond       | ition            |                | Typical                         | Maximum |      |
|-------------------------|--------------|------------|------------------|----------------|---------------------------------|---------|------|
| Symbol                  | System clock | Frequency  | Peripheral clock | FLASH<br>sleep | Typical<br>value <sup>(1)</sup> | value   | Unit |
|                         |              | 72MHz      | ON               | DISABLE        |                                 | ı       | mA   |
|                         |              | 7 21011 12 | OFF              | DISABLE        |                                 | ı       | mA   |
|                         |              | 48MHz      | ON               | DISABLE        |                                 |         |      |
|                         |              | 401/11/12  | OFF              | DISABLE        |                                 |         |      |
|                         |              | 24MHz      | ON               | DISABLE        |                                 | ı       | mA   |
|                         | HSI          | 24IVITZ    | OFF              | DISABLE        |                                 | -       | mΑ   |
|                         | ПОІ          | 16MHz      | ON               | DISABLE        |                                 | ı       | mA   |
| I (alaan)               |              | TOWINZ     | OFF              | DISABLE        |                                 | ı       | mA   |
| I <sub>DD</sub> (sleep) |              | 8MHz       | ON               | DISABLE        |                                 | -       | mΑ   |
|                         |              | OIVITZ     | OFF              | DISABLE        |                                 | -       | mA   |
|                         |              | 4MHz       | ON               | DISABLE        |                                 | -       | mΑ   |
|                         |              | 4101172    | OFF              | DISABLE        |                                 | -       | mA   |
|                         | LSI          | 32.768kHz  | ON               | DISABLE        | 170                             | -       | uA   |
|                         | LSI          | 32.700KHZ  | OFF              | DISABLE        | 170                             | -       | uA   |
|                         | 1.01         | 32.768kHz  | ON               | ENABLE         | 95                              | -       | uA   |
|                         | LSI          | 32.700KF1Z | OFF              | ENABLE         | 96                              | -       | uA   |

<sup>(1)</sup> Data is based on assessment results and is not tested in production.

|                        |             |      | Condition | on  |                  | Typical              | Maximum |      |
|------------------------|-------------|------|-----------|-----|------------------|----------------------|---------|------|
| Symbol                 | VCC         | VDD  | MR/LPR    | LSI | Peripheral clock | value <sup>(1)</sup> | value   | unit |
|                        |             | 1.2V | MR        | -   | -                | 30                   | -       |      |
|                        |             |      |           |     | RTC+IWDG+LPTIM   | 6                    | -       |      |
|                        |             |      |           | ON  | IWDG             | 6 -                  | -       |      |
|                        |             | 1.2V |           | ON  | LPTIM            | 6                    | -       |      |
|                        |             |      |           |     | RTC              | 6                    | -       | пΔ   |
| I <sub>DD</sub> (stop) | 1.7 to 5.5V |      | LPR       | OFF | No               | 6                    | -       | uA   |
| (3(0p)                 |             |      | LFK       |     | RTC+IWDG+LPTIM   | 4.5                  | -       |      |
|                        |             |      |           | ON  | IWDG             | 4.5                  | -       |      |
|                        | 1           | 1.0V |           | ON  | LPTIM            | 4.5                  | -       |      |
|                        |             |      |           |     | RTC              | 4.5                  | -       |      |
|                        |             |      |           | OFF | No               | 3                    | -       |      |

<sup>(1)</sup> Data is based on assessment results and is not tested in production.

# 6.3.5. Wake-up time for low power mode

Table 6-10 Low power mode wake-up time

| Symbol               | Parameters <sup>(1)</sup> |                   | Conditi                                     | Condition           |     | Maximum value | Unit |
|----------------------|---------------------------|-------------------|---------------------------------------------|---------------------|-----|---------------|------|
| T <sub>WUSLEEP</sub> | Wake-up from sleep mode   |                   | -                                           |                     | 7   |               | us   |
| Wak                  | Wake-up                   | Powered<br>by MR  | Execute program<br>HSI (24 MHz) as<br>clock | in Flash,<br>system | 3.5 |               | us   |
| Twustop              | from stop<br>mode         | Dowered           | Execute pro-                                | VDD=1.2V            | 5   |               |      |
|                      | mode                      | Powered<br>by LPR | gram in Flash,<br>HSI as system<br>clock    | VDD=1.0V            | 8   |               | us   |

<sup>(1)</sup> The wake-up time is measured from the wake-up time until the first instruction is read by the user program.

<sup>(2)</sup> Data is based on assessment results and is not tested in production.

#### 6.3.6. External clock source characteristics

#### 6.3.6.1. External high-speed clock

In bypass mode of HSE (the HSEBYP of RCC\_CR is set), when the high-speed start-up circuit in the chip stops working, the corresponding I/O is used as a standard GPIO.



Figure 6-1 External high-speed clock timing diagram

| Symbol                    | Parameters <sup>(1)</sup>            | Minimum value | Typical value | Maximum value | Unit |
|---------------------------|--------------------------------------|---------------|---------------|---------------|------|
| $f_{HSE\_ext}$            | User external clock source frequency | 0             | 8             | 32            | MHz  |
| $V_{HSEH}$                | Input pin high level voltage         | 0.7VCC        |               | VCC           |      |
| $V_{HSEL}$                | Input pin low level voltage          | Vss           |               | 0.3VCC        | V    |
| tw(HSEH)<br>tw(HSEL)      | Enter high or low time               | 15            |               |               | ns   |
| $t_{r(HSE)}$ $t_{f(HSE)}$ | Enter the rise/fall time             | -             |               | 20            | ns   |

Table 6-11 External high-speed clock features

#### 6.3.6.2. External low-speed clock

In the bypass mode of LSE (the LSE BYP of RCC\_BDCR is set), the low-speed start-up circuit in the chip stops working, and the corresponding I/O is used as a standard GPIO.



Figure 6-2 External low-speed clock timing diagram

<sup>(1)</sup> Guaranteed by design, not tested in production.

| Symbol               | Parameters <sup>(1)</sup>     | Minimum<br>value | Typical value | Maximum value | Unit |
|----------------------|-------------------------------|------------------|---------------|---------------|------|
| f <sub>LSE_ext</sub> | User external clock frequency |                  | 32.768        | 1000          | KHz  |
| V <sub>LSEH</sub>    | Input pin high level voltage  | 0.7VCC           |               |               | V    |
| V <sub>LSEL</sub>    | Input pin low level voltage   |                  |               | 0.3VCC        | V    |
| tw(LSEH)<br>tw(LSEL) | Enter high or low time        | 450              |               |               | ns   |
| t <sub>r(LSE)</sub>  | Enter the rise/fall time      | -                |               | 50            | ns   |

Table 6-12 External low-speed clock characteristics

### 6.3.6.3. External high-speed crystal

The high-speed external (HSE) clock can be supplied with a ~32 MHz crystal/ceramic resonator oscillator. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time.

| Symbol                      | Parameter                  | Condition <sup>(1)</sup>                           | Minimum<br>value <sup>(2)</sup> | Typical value | Maximum<br>value <sup>(2)</sup> | Unit |
|-----------------------------|----------------------------|----------------------------------------------------|---------------------------------|---------------|---------------------------------|------|
| f <sub>OSC_IN</sub>         | Oscillation fre-<br>quency | -                                                  | 1                               |               | 32                              | MHz  |
|                             |                            | During startup                                     |                                 |               | 5.5                             |      |
|                             |                            | VCC = 3 V, Rm = 30 $\Omega$ ,<br>CL = 10 pF@8 MHz  |                                 | 0.58          |                                 |      |
|                             | LICE                       | VCC = 3 V, Rm = 45 $\Omega$ ,<br>CL = 10 pF@8 MHz  |                                 | 0.59          |                                 |      |
| IDD <sup>(4)</sup>          | HSE current consumption    | VCC = 3 V, Rm = 30 $\Omega$ ,<br>CL = 5 pF@48 MHz  |                                 | 0.89          |                                 | mA   |
|                             |                            | VCC = 3 V, Rm = 30 $\Omega$ ,<br>CL = 10 pF@48 MHz |                                 | 1.14          |                                 |      |
|                             |                            | VCC = 3 V, Rm = 30 Ω,<br>CL = 20 pF@48 MHz         |                                 | 1.94          |                                 |      |
| t(3)(4)                     | Startup Time               | fosc_in = 32 MHz                                   |                                 | 2             |                                 | ms   |
| t <sub>SU(HSE)</sub> (3)(4) | Startup Time               | fosc_in = 4 MHz                                    |                                 | 2             |                                 | ms   |

Table 6-13 External high-speed crystal characteristics

- (1) Crystal/ceramic resonator characteristics are based on the manufacturer's datasheet.
- (2) Guaranteed by design, not tested in production.
- (3)  $t_{SU(HSE)}$  is the startup time from enable (by software) to when the clock oscillation reaches a stable state, measured for a standard crystal/resonator, which can vary considerably from one crystal/resonator to another.
- (4) Data is based on assessment results and is not tested in production.

<sup>(1)</sup> Guaranteed by design, not tested in production .

#### 6.3.6.4. External low speed crystal

The low-speed external (LSE) clock can be supplied with a 32.768 KHz crystal resonator oscillator. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time.

|                             | · · · · · · · · · · · · · · · · · · · |                          |                                 |               |                                 |      |
|-----------------------------|---------------------------------------|--------------------------|---------------------------------|---------------|---------------------------------|------|
| Symbol                      | Parameter                             | Condition <sup>(1)</sup> | Minimum<br>value <sup>(2)</sup> | Typical value | Maximum<br>value <sup>(2)</sup> | Unit |
|                             |                                       | LSE_DRIVER [1:0] = 00    |                                 | 250           |                                 |      |
| IDD(4)                      | LSE current                           | LSE_DRIVER [1:0] = 01    |                                 | 560           |                                 | A    |
| IDD <sup>(4)</sup>          | consumption                           | LSE_DRIVER [1:0] = 10    |                                 | 920           |                                 | nA   |
|                             | LSE_DRIVER[1:0] = 11                  |                          | 1260                            |               |                                 |      |
| t <sub>SU(LSE)</sub> (3)(4) | Startup Time                          |                          |                                 | 3             |                                 | s    |

Table 6-14 External low-speed crystal feature

- (1) Crystal/ceramic resonator characteristics are based on the manufacturer's datasheet.
- (2) Guaranteed by design, not tested in production.
- (3)  $t_{SU(LSE)}$  is the startup time from enable (by software) to when the clock oscillation reaches a stable, measured for a standard crystal/resonator, which may vary greatly from crystal to resonator.
- (4) Data is based on assessment results and is not tested in production.

#### 6.3.7. Internal high frequency clock source HSI characteristics

Table 6-15 Internal high frequency clock source characteristics

| Symbol                       | Parameter                       | Condition              | Minimum<br>value         | Typical value | Maximum<br>value        | Unit |
|------------------------------|---------------------------------|------------------------|--------------------------|---------------|-------------------------|------|
|                              |                                 |                        |                          | 4.0           |                         |      |
|                              |                                 |                        |                          | 8.0           |                         |      |
| f <sub>HSI</sub>             | HSI frequency                   |                        | 4.0                      | 16.0          | 24.0                    | MHz  |
|                              |                                 |                        |                          | 22.12         |                         |      |
|                              |                                 |                        |                          | 24.0          |                         |      |
|                              |                                 | VCC = 1.7  to  5.5  V, | <b>-1</b> <sup>(2)</sup> |               | <b>1</b> <sup>(2)</sup> | %    |
|                              |                                 | TA = 25 C              | 1                        |               | I \ /                   | 70   |
| ΔTemp                        | HSI frequency temperature drift | VCC = 1.7  to  5.5  V, | -2(2)                    |               | <b>2</b> <sup>(2)</sup> | %    |
| (HSI)                        |                                 | TA = 0 to 85 C         |                          |               |                         | /0   |
|                              |                                 | VCC = 1.7  to  5.5  V, | <b>-4</b> <sup>(2)</sup> |               | <b>2</b> <sup>(2)</sup> | %    |
|                              |                                 | TA = -40 to 85 C       | -4(-)                    |               | Z(-/                    | /0   |
| fTRIM (1)                    | HSI fine-tuning accu-<br>racy   |                        |                          | 0.1           |                         | %    |
| $\Delta T_{\text{emp(HSI)}}$ | HSI frequency temperature drift |                        | 45(1)                    |               | 55 <sup>(1)</sup>       | %    |
| tStab<br>(HSI)               | HSI stabilization time          |                        |                          | 2             | 4 <sup>(1)</sup>        | us   |
| f <sub>TRIM</sub> (1)        | HSI fine-tuning accu-           | 4 MHz                  |                          | 100           |                         | uA   |
| ITRIM('')                    | racy                            | 8 MHz                  |                          | 105           |                         | uA   |

| 1 | 16 MHz            | 150 | uA |
|---|-------------------|-----|----|
| 2 | 22.12 MHz, 24 MHz | 180 | uA |

- (1) Guaranteed by design, not tested in production.
- (2) Data is based on assessment results and is not tested in production.

### 6.3.8. Internal low frequency clock source LSI characteristics

Table 6-17 Internal low frequency clock characteristics

| Symbol                              | Parameter                              | Condition                                            | Minimum<br>vaule           | Typical value | Maximum value | Unit |
|-------------------------------------|----------------------------------------|------------------------------------------------------|----------------------------|---------------|---------------|------|
| f <sub>LSI</sub>                    | LSI frequency                          |                                                      |                            | 32 kHz        |               |      |
|                                     | VCC = 3.3 V,<br>T <sub>A</sub> = 25 °C | -3                                                   |                            | +3            | %             |      |
| $\Delta T_{emp(LSI)}$               | LSI frequency tempera-                 | VCC = 1.6 to 5.5 V,<br>T <sub>A</sub> = 0 to 85 °C   | -10 <sup>(2)</sup>         |               | 10(2)         | %    |
|                                     |                                        | VCC = 1.6 to 5.5 V,<br>T <sub>A</sub> = -40 to 85 °C | <b>-</b> 20 <sup>(2)</sup> |               | 20(2)         | %    |
| f <sub>TRIM</sub> <sup>(1)</sup>    | LSI fine-tuning accuracy               |                                                      |                            | 0.2           |               | %    |
| t <sub>Stab(LSI)</sub> (1)          | LSI stabilization time                 |                                                      |                            | 150           |               | us   |
| I <sub>DD(LSI)</sub> <sup>(1)</sup> | LSI current consumption                |                                                      |                            | 210           |               | nΑ   |

- (1) Guaranteed by design, not tested in production.
- (2) Data is based on assessment results and is not tested in production.

# 6.3.9. Phase locked loop (PLL) characteristics

Table 6-16 Phase locked loop characteristics

| Symbol               | Parameter        | Condition                           | Minimum<br>value  | Typical value | Maximum value | Unit |
|----------------------|------------------|-------------------------------------|-------------------|---------------|---------------|------|
| f <sub>PLL_IN</sub>  | input frequency  | T <sub>A</sub> = 25 °C, VCC = 3.3 V | 12 <sup>(1)</sup> |               | 24(1)         | MHz  |
| f <sub>PLL_OUT</sub> | Output frequency | T <sub>A</sub> = 25 °C, VCC = 3.3 V | 24(1)             |               | 72            | MHz  |
| Jitter               | Period jitter    |                                     |                   |               | 0.3(1)        | ns   |
| <b>t</b> LOCK        | Latch time       | f <sub>PLL_IN</sub> = 24 MHz        |                   | 15            | 40(1)         | us   |

(1) Guaranteed by design, not tested in production.

## 6.3.10. Memory characteristics

Table 6-17 Memory characteristics

| Symbol            | Parameter              | Condition | Typical value | Maximum value <sup>(1)</sup> | Unit |
|-------------------|------------------------|-----------|---------------|------------------------------|------|
| t <sub>prog</sub> | Page program           | -         | 1.0           | 1.5                          | ms   |
| terase            | Page/sector/mass erase | -         | 3.0           | 4.5                          | ms   |
|                   | Page programe          |           | 2.1           | 2.9                          | mA   |
| IDD               | Page/sector/mass erase |           | 2.1           | 2.9                          | mA   |

(1) Guaranteed by design, not tested in production.

Table 6-18 Memory erase times and data retention

| Symbol           | Parameter             | Condition                        | Minimum <sup>(1)</sup> | Unit   |
|------------------|-----------------------|----------------------------------|------------------------|--------|
| N <sub>END</sub> | Erase and write times | T <sub>A</sub> = -40 to 85 °C    | 100                    | kcycle |
| t <sub>RET</sub> | Data retention period | 10 Kcycle T <sub>A</sub> = 55 °C | 20                     | Year   |

<sup>(1)</sup> Data is based on assessment results and is not tested in production.

#### 6.3.11. EFT characteristics

| Symbol       | Parameter | Condition    | Grade | Typical value | Unit |
|--------------|-----------|--------------|-------|---------------|------|
| EFT to IO    |           | IEC61000-4-4 | В     | 2             | kV   |
| EFT to Power |           | IEC61000-4-4 | В     | 4             | kV   |

#### 6.3.12. ESD & LU characteristics

Table 6-19ESD & LU characteristics

| Symbol                | Parameter                                           | Condition              | Typical value | Unit |
|-----------------------|-----------------------------------------------------|------------------------|---------------|------|
| V <sub>ESD(HBM)</sub> | Static discharge voltage (human body model)         | ESDA/JEDEC JS-001-2017 | 8             | KV   |
| V <sub>ESD(CDM)</sub> | Static discharge voltage (charging equipment model) | ESDA/JEDEC JS-002-2018 | 1             | KV   |
| V <sub>ESD(MM)</sub>  | Static discharge voltage ( machine model)           | JESD22-A115C           | 200           | V    |
| LU                    | Static latch-up                                     | JESD78E                | 200           | mA   |

#### 6.3.13. Port characteristics

Table 6-20IO static characteristics

| Symbol                         | Parameter                  | Condition          | Minimum<br>value | Typical value | Maximum value | Unit |
|--------------------------------|----------------------------|--------------------|------------------|---------------|---------------|------|
| V <sub>IH</sub>                | Input high level voltage   | VCC = 1.7 to 5.5 V | 0.7VCC           |               |               | V    |
| VIL                            | Input low level voltage    | VCC = 1.7 to 5.5 V |                  |               | 0.3VCC        | V    |
| $V_{hys}^{(1)}$                | Schmitt hysteresis voltage |                    |                  | 200           |               | mV   |
| I <sub>lkg</sub>               | Input leakage current      |                    |                  |               | 1             | uA   |
| R <sub>PU</sub>                | Pull-up resistor           |                    | 30               | 50            | 70            | kΩ   |
| R <sub>PD</sub>                | Pull-down resistor         |                    | 30               | 50            | 70            | kΩ   |
| C <sub>IO</sub> <sup>(1)</sup> | Pin capacitance            |                    |                  | 5             |               | pF   |

(1) Guaranteed by design, not tested in production.

٧

VCC-0.4

| Symbol                         | Parameters <sup>(1)</sup> | Condition                           | Minimum | Maximum | Unit |
|--------------------------------|---------------------------|-------------------------------------|---------|---------|------|
| V <sub>OL</sub>                | COM IO output low         | I <sub>OL</sub> = 8 mA, VCC ≥ 2.7 V | -       | 0.4     | V    |
| Vol                            | level                     | I <sub>OL</sub> = 4 mA, VCC = 1.8 V | -       | 0.5     | V    |
| $V_{OL}^{(3)}$                 | Output low level volt-    | I <sub>OL</sub> = 8 mA, VCC ≥ 2.7 V | -       | 0.4     | V    |
| $V_{OL}^{(3)}$                 | age for an I/O pin        | I <sub>OL</sub> = 4 mA, VCC = 1.8 V | -       | 0.4     | V    |
| Vон                            | COM IO output high        | I <sub>OH</sub> = 8 mA, VCC ≥ 2.7 V | VCC-0.4 | -       | V    |
| Vон                            | level                     | I <sub>OH</sub> = 4 mA, VCC = 1.8 V | VCC-0.5 | -       | V    |
| V <sub>OH</sub> <sup>(3)</sup> | Output high level volt-   | I <sub>OL</sub> = 8 mA, VCC ≥ 2.7 V | VCC-0.4 |         | V    |
| V <sub>2</sub> (3)             | age for an I/O pin        | In - 4 m / VCC - 1 9 V              | VCC 0.4 |         | \/   |

 $I_{OL} = 4 \text{ mA}, VCC = 1.8 \text{ V}$ 

Table 6-21 Output voltage characteristics

- (1) IO types can refer to the terms and symbols defined by the pins.
- (2) Data is based on assessment results and is not tested in production.

# 6.3.14. NRST pin characteristics

 $V_{OH}^{(3)}$ 

Table 6-22NRST pin characteristics

| Symbol                          | Parameter                  | Condition          | Minimum<br>value | Typical value | Maximum value | Unit |
|---------------------------------|----------------------------|--------------------|------------------|---------------|---------------|------|
| ViH                             | Input high level voltage   | VCC = 1.7 to 5.5 V | 0.7VCC           |               |               | V    |
| VIL                             | Input low level voltage    | VCC = 1.7 to 5.5 V |                  |               | 0.2VCC        | V    |
| V <sub>hys</sub> <sup>(1)</sup> | Schmitt hysteresis voltage |                    |                  | 300           |               | mV   |
| I <sub>lkg</sub>                | Input leakage current      |                    |                  |               | 1             | uA   |
| RPU <sup>(1)</sup>              | Pull-up resistor           |                    | 30               | 50            | 70            | kΩ   |
| RPD <sup>(1)</sup>              | Pull-down resistor         |                    | 30               | 50            | 70            | kΩ   |
| C <sub>IO</sub> _               | Pin capacitance            |                    |                  | 5             |               | pF   |

(1) Guaranteed by design, not tested in production.

#### 6.3.15. ADC characteristics

Table 6-23ADC characteristics

| Symbol                           | Parameter                                | Condition             | Minimum<br>value | Typical value | Maximum value | Unit |
|----------------------------------|------------------------------------------|-----------------------|------------------|---------------|---------------|------|
| $I_{DD}$                         | Current consumption                      | @0.75MSPS             |                  | 1.0           |               | mA   |
| $C_{\text{IN}}^{(1)}$            | Internal sample and hold capacitors      |                       |                  | 5             |               | pF   |
| _                                | F <sub>ADC</sub> Convert clock frequency | VCC = 1.7 to 2.3<br>V | 1                | 4             | 8(2)          | MHz  |
| FADC                             |                                          | VCC = 2.3 to 5.5<br>V | 1                | 8             | 12(2)         | MHz  |
| <b>T</b> (1)                     |                                          | VCC = 1.7 to 2.3<br>V | 0.2              |               |               | us   |
| T <sub>samp</sub> <sup>(1)</sup> |                                          | VCC = 2.3 to 5.5<br>V | 0.1              |               |               | us   |
| T <sub>conv</sub> <sup>(1)</sup> |                                          |                       |                  | 12*Tclk       |               |      |
| $T_{eoc}^{(1)}$                  |                                          |                       |                  | 0.5*Tclk      |               |      |

| DNL <sup>(2)</sup>    | 3-3.6V@RT   |  | ±1   | LSB |
|-----------------------|-------------|--|------|-----|
| INL <sup>(2)</sup>    | 3-3.6V@RT   |  | ±1.5 | LSB |
| Offset <sup>(2)</sup> | 3-3.6V@RT   |  | ±1.5 | LSB |
| DNL                   | 1.7~2.3V@RT |  | ?    |     |
| DNL                   | 2.3~5.5V@RT |  | ?    |     |

- (1) Guaranteed by design, not tested in production.
- (2) Data is based on assessment results and is not tested in production.

# 6.3.16. DAC features

| Symbol                        | Parameter                                        | Mini-<br>mum<br>value | Typi-<br>cal<br>value | Maxi-<br>mum<br>value  | Unit     | Comments                                                                                      |
|-------------------------------|--------------------------------------------------|-----------------------|-----------------------|------------------------|----------|-----------------------------------------------------------------------------------------------|
| V <sub>DDA</sub>              | Analog supply voltage                            | 1.7                   | -                     | 5.5                    | V        | -                                                                                             |
|                               | Resistive load vs.<br>VSSA with buffer ON        | 5                     | -                     | -                      | kΩ       |                                                                                               |
| RLOAD(1)                      | Resistive load vs. VCCA with buffer ON           | 15                    | -                     | -                      | kΩ       |                                                                                               |
| R <sub>O(1)</sub>             | Impedance output with buffer OFF                 | -                     | -                     | 15                     | kΩ       | The minimum resistive load between DAC_VOUT and VSS to have a 1% accuracy is 1.5 M $\Omega$ . |
| C <sub>LOAD(1)</sub>          | Capacitive load                                  | -                     | -                     | 50                     | pF       | Maximum capacitive load at DAC_OUT pin (when the buffer is ON).                               |
| DAC_OUT min <sub>(1)</sub>    | Lower DAC_OUT voltage with buffer ON             | 0.2                   | -                     | -                      | <b>V</b> | It gives the maximum output excursion of the DAC.                                             |
| DAC_OUT<br>max <sub>(1)</sub> | Higher DAC_OUT voltage with buffer ON            | -                     | -                     | VDDA<br>- 0.2          | ٧        |                                                                                               |
| DAC_OUT<br>min <sub>(1)</sub> | Lower DAC_OUT voltage with buffer OFF            | -                     | 0.5                   | -                      | mV       | It gives the maximum output excursion of the DAC.                                             |
| DAC_OUT max <sub>(1)</sub>    | Higher DAC_OUT voltage with buffer OFF           | -                     | -                     | V<br>DDA<br>– 10<br>mV | V        |                                                                                               |
|                               | D40 D0                                           | -                     | -                     | 600                    | μΑ       | With no load, middle code (0x800) on the inputs                                               |
| I <sub>DDA(1)</sub>           | DAC DC current consumption in quiescent-mode (2) | -                     | -                     | 700                    | μΑ       | With no load, worst code (0xF1C) at VREF+ = 3.6 V in terms of DC consumption on the inputs    |
| DNL <sub>(3)</sub>            |                                                  | -                     | -                     | ±1                     | LSB      | Given for the DAC in 10-bit configuration                                                     |

|                              | Differential linearity error                                                                                                                       | - | -   | ±3   | LSB  | Given for the DAC in 12-bit configuration                                                                                         |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|------|------|-----------------------------------------------------------------------------------------------------------------------------------|
| INL <sub>(3)</sub>           | Integral linearity error                                                                                                                           | - | -   | ±1   | LSB  | Given for the DAC in 10-bit configuration                                                                                         |
|                              |                                                                                                                                                    |   |     | ±4   | LSB  | Given for the DAC in 12-bit configuration                                                                                         |
| Offset <sub>(3)</sub>        | offset error                                                                                                                                       | - | -   | ±3   | LSB  | Given for the DAC in 10-bit                                                                                                       |
| O11361(3)                    | onset enoi                                                                                                                                         | - | -   | ±12  | LSB  | Given for the DAC in 12-bit                                                                                                       |
| Gain<br>error <sub>(3)</sub> | Gain error                                                                                                                                         | - | -   | ±0.5 | %    | Given for the DAC in 12-bit configuration                                                                                         |
| tsettling(3)                 | Settling time (full scale: for a 10-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches finalvalue ±1LSB | • | 3   | 4    | μs   | C <sub>LOAD</sub> ≤ 50 pF, R <sub>LOAD</sub> ≥ 5 kΩ                                                                               |
| Update rate(3)               | Max frequency for a correct DAC_OUT change when small variation in the inputcode (from code i to i+1LSB)                                           | - | -   | 1    | MS/s | $C_{LOAD}$ ≤ 50 pF, $R_{LOAD}$ ≥ 5 kΩ                                                                                             |
| twakeup(3)                   | Wakeup time from off state                                                                                                                         | - | 6.5 | 10   | μs   | $C_{\text{LOAD}} \leq 50 \text{ pF}, R_{\text{LOAD}} \geq 5 \text{ k}\Omega$ input code between lowest and highest possible ones. |
| PSRR+(1)                     | Power supply rejection ratio (to V DDA ) (static DC measurement                                                                                    | - | -67 | -40  | dB   | No RLOAD, CLOAD = 50 pF                                                                                                           |

# 6.3.17. Comparator characteristics

Table 6-24 Comparator characteristics<sup>(1)</sup>

| Symbol        | Parameter                                     | Cone              | dition          | Minimum<br>value | Typical value | Maximum value | Unit |
|---------------|-----------------------------------------------|-------------------|-----------------|------------------|---------------|---------------|------|
| VIN           | Input voltage range                           |                   |                 | 0                |               | VCC           | V    |
| VBG           | Scale input voltage                           |                   |                 |                  | VREFINT       |               | V    |
| VSC           | Scaler offset voltage                         |                   |                 |                  | ±5            | ± 10          | mV   |
| IDD(SCALER)   | Scaler static consumption                     |                   |                 |                  | 0.8           | 1             | uA   |
| tSTART_SCALER | Scaler startup time                           |                   |                 |                  | 100           | 200           | us   |
|               | Startup time to                               | High-speed r      | mode            |                  |               | 5             |      |
| tSTART        | reach propa-<br>gation delay<br>specification | Medium-speed mode |                 |                  |               | 15            | us   |
| tD            | Propagation delay                             | 200 mV<br>step,   | High-speed mode |                  | 40            | 70            | ns   |

|         |                                                    | 100 mV<br>overdrive                       | Medium-<br>speed<br>mode                                         | 0.9     | 2.3 | us |
|---------|----------------------------------------------------|-------------------------------------------|------------------------------------------------------------------|---------|-----|----|
|         |                                                    | >200 mV<br>step,                          | High-speed mode                                                  |         | 85  | ns |
|         |                                                    | 100 mV<br>overdrive                       | Medium-<br>speed<br>mode                                         |         | 3.4 | us |
| Voffset | Offset error                                       |                                           |                                                                  | ±5      |     | mV |
| Vhys    | Hysteresis                                         | No hysteresi<br>With hystere              |                                                                  | 0<br>20 |     | mV |
|         | Medium-                                            | Static                                    | 5                                                                |         | uA  |    |
|         |                                                    | speed<br>mode,<br>no de-<br>glitcher      | With 50<br>KHz and<br>±100 mv<br>overdrive<br>square sig-<br>nal | 6       |     | uA |
|         | IDD Consumption Medium-speed mode, with deglitcher | Medium-                                   | Static                                                           | 7       |     | uA |
| IDD     |                                                    | mode,<br>with de-                         | With 50<br>KHz and<br>±100 mv<br>overdrive<br>square sig-<br>nal | 8       |     | uA |
|         |                                                    |                                           | Static                                                           | 250     |     | uA |
|         |                                                    | High-speed<br>mode,<br>no de-<br>glitcher | With 50<br>KHz and<br>±100 mv<br>overdrive<br>square sig-<br>nal | 250     |     | uA |

<sup>(1)</sup> Guaranteed by design, not tested in production.

# 6.3.18. Operational amplifier characteristics

| Symbol | Parameter            | Condition | Minimum<br>value | Typical value | Maximum value | Unit |
|--------|----------------------|-----------|------------------|---------------|---------------|------|
| Vi     | Input voltage        |           | 0                |               | AVCC          | V    |
| Vo     | The output voltage   |           | 0.1              |               | AVCC - 0.2    | V    |
| lo     | Output current       |           |                  |               | 2.2           | mA   |
| RL     | load time            |           | 5K               |               |               | Ω    |
| Tstart | initialization time  |           |                  |               | 20            | us   |
| Vio    | Input offset voltage |           |                  | ±6            |               | mV   |
| PM     | Phase margin         |           |                  | 80            |               | Deg  |
| UGBW   | unity gain width     |           |                  | 10            |               | MHz  |
| SR     | Slew rate            |           |                  | 8             |               | V/us |

# 6.3.19. Temperature sensor characteristics

Table 6-25 Temperature sensor characteristics

| Symbol                        | Parameter                                      | Mini-<br>mum<br>value | Typical value | Maximum<br>value | Unit       |
|-------------------------------|------------------------------------------------|-----------------------|---------------|------------------|------------|
| T <sub>L</sub> <sup>(1)</sup> | VTS linearity with temperature                 |                       | ±1            | ±2               | $^{\circ}$ |
| Avg_Slope(1)                  | Average slope                                  | 2.3                   | 2.5           | 2.7              | mV/°C      |
| V <sub>30</sub>               | Voltage at 30 °C (±5 °C)                       | 0.742                 | 0.76          | 0.785            | V          |
| tstart <sup>(1)</sup>         | Start up time entering in continuous mode      |                       | 70            | 120              | us         |
| t <sub>s_temp</sub> (1)       | ADC sampling time when reading the temperature | 9                     |               |                  | us         |

- (1) Guaranteed by design, not tested in production.
- (2) Data is based on assessment results and is not tested in production.

# 6.3.20. Built-in reference voltage characteristics

Table 6-26 Built-in reference voltage characteristics

| Symbol                     | Parameter                                | Minimum<br>value | Typical value | Maximum value | Unit   |
|----------------------------|------------------------------------------|------------------|---------------|---------------|--------|
| VREFINT                    | Internal reference voltage               | 1.17             | 1.2           | 1.23          | V      |
| T <sub>start_vrefint</sub> | Start time of internal reference voltage |                  | 10            | 15            | us     |
| T <sub>coeff</sub>         | Temperature coefficient                  |                  |               | 100(1)        | ppm/°C |
| I <sub>vcc</sub>           | Current consumption from VCC             |                  | 12            | 20            | uA     |

<sup>(1)</sup> Guaranteed by design, not tested in production.

# 6.3.21. Built-in reference voltage

| Symbol              | Parameter                                | Condition                                | Minimum<br>value | Typical value | Maximum value | Unit             |
|---------------------|------------------------------------------|------------------------------------------|------------------|---------------|---------------|------------------|
| V <sub>REF25</sub>  | Internal 2.5V reference voltage          | TA = 25°C,<br>VCC = 3.3 V                | 2.465            | 2.5           | 2.525         | V                |
| V <sub>REF25</sub>  | Start time of internal reference voltage | TA = -40 to 85°C,<br>VCC1 = 1.7 to 5.5 V | 2.463            | 2.5           | 2.525         | V <sup>(1)</sup> |
|                     |                                          |                                          |                  | 2.048         |               |                  |
|                     |                                          |                                          |                  |               |               |                  |
| V <sub>REF215</sub> | Internal 2.5V reference voltage          | TA = 25°C,<br>VCC = 3.3V                 | 1.485            | 1.5           | 1.515         | V                |

| V <sub>REF15</sub> | Current consumption from VCC               | TA = -40 to 85°C,<br>VCC1 = 1.7 to 5.5 V | 1.477 | 1.5 | 1.519 | V <sup>(1)</sup> |  |
|--------------------|--------------------------------------------|------------------------------------------|-------|-----|-------|------------------|--|
| $T_{coeff}$        | Internal 2.5V/1.5V temperature coefficient | TA = -40 to -85°C                        |       |     | 120   | ppm/°C           |  |

### 6.3.22. Timer characteristics

Table 6-27 Timer characteristics

| Symbol           | Parameter               | Condition                      | Minimum  | Maximum                 | Unit                 |
|------------------|-------------------------|--------------------------------|----------|-------------------------|----------------------|
| 4                | Timer resolution time   | -                              | 1        |                         | t <sub>TIMxCLK</sub> |
| tres(TIM)        |                         | $f_{TIMxCLK} = 72 \text{ MHz}$ | 20.833   |                         | ns                   |
|                  | Timer external clock    | -                              |          | f <sub>TIMxCLK</sub> /2 |                      |
| f <sub>EXT</sub> | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 72 MHz  |          | 24                      | MHz                  |
| ResTIM           | Timer resolution        | TIM1/3/14/16/17                |          | 16                      | Bit                  |
| 4                | 16-bit counter clock    |                                | 1        | 65536                   | t <sub>TIMxCLK</sub> |
| tcounter         | period                  | $f_{TIMxCLK} = 72 \text{ MHz}$ | 0.020833 | 1365                    | us                   |

#### Table 6-28LPTIM characteristics (clock selection LSI)

|           |                | ,                      | ,                      |      |
|-----------|----------------|------------------------|------------------------|------|
| Prescaler | PRESC<br>[2:0] | Minimum overflow value | Maximum overflow value | Unit |
| /1        | 0              | 0.0305                 | 1998.848               |      |
| /2        | 1              | 0.0610                 | 3997.696               |      |
| /4        | 2              | 0.1221                 | 8001.9456              |      |
| /8        | 3              | 0.2441                 | 15997.3376             |      |
| /16       | 4              | 0.4883                 | 32001.2288             | ms   |
| /32       | 5              | 0.9766                 | 64002.4576             |      |
| /64       | 6              | 1.9531                 | 127998.3616            |      |
| /128      | 7              | 3.9063                 | 256003.2768            |      |

## Table 6-29IWDG characteristics (clock selection LSI)

|           |         |                        | ,                      |      |
|-----------|---------|------------------------|------------------------|------|
| Prescaler | PR[2:0] | Minimum overflow value | Maximum overflow value | Unit |
| /4        | 0       | 0.122                  | 499.712                |      |
| /8        | 1       | 0.244                  | 999.424                |      |
| /16       | 2       | 0.488                  | 1998.848               |      |
| /32       | 3       | 0.976                  | 3997.696               | ms   |
| /64       | 4       | 1.952                  | 7995.392               |      |
| /128      | 5       | 3.904                  | 15990.784              |      |
| /256      | 6 or 7  | 7.808                  | 31981.568              |      |

### Table 6-30 WWDG characteristics ( Clock selection 4 8MHz PCLK)

| Prescaler | WDGTB[1:0] | Minimum overflow value | Maximum overflow value | Unit |
|-----------|------------|------------------------|------------------------|------|
| 1*4096    | 0          | 0.085                  | 5.461                  |      |
| 2*4096    | 1          | 0.171                  | 10.923                 | ms   |

| 4*4096 | 2 | 0.341 | 21.845 |
|--------|---|-------|--------|
| 8*4096 | 3 | 0.683 | 43.691 |

### 6.3.23. Communication port characteristics

#### 6.3.23.1. I2C bus interface features

The I2C interface meets the timing requirements of the I2C-bus specification and user manual:

Standard-mode (Sm): 100 kbit/s

• Fast-mode (Fm): 400 kbit/s

The I2C timings requirements is guaranteed by design, provided the I2C peripheral is properly configured and the I2C CLK frequency is greater than the minimum required in the table below.

Table 6-31 Minimum I2C CLK frequency

| Symbol           | Parameter           | Condition     | Minimum | Unit |
|------------------|---------------------|---------------|---------|------|
| fi2CCLK(min)     | Minimum I2CCLK fre- | Standard-mode | 2       | MHz  |
| 11200Er ((11111) | quency              | Fast-mode     | 9       |      |

I2C SDA and SCL pins have analogue filtering, see table below.

Table 6-32I2C filter characteristics

| Symbol          | Parameter                                                                                                       | Minimum | Maxi-<br>mum | Unit |
|-----------------|-----------------------------------------------------------------------------------------------------------------|---------|--------------|------|
| t <sub>AF</sub> | Lmiting duration of spikes suppressed by the filter (spikers shorter than the limiting duration are suppressed) | 50      | 260          | ns   |

#### 6.3.23.2. Serial peripheral interface (SPI) characteristics

Table 6-33SPI characteristics

| Symbol                | Parameter                    | Condition                              | Minimum                  | Maximum     | Unit   |
|-----------------------|------------------------------|----------------------------------------|--------------------------|-------------|--------|
| fsck                  | SPI clock fre-               | Master mode                            | -                        | 12          | NAL 1- |
| 1/t <sub>c(SCK)</sub> | quency                       | Slave mode                             | -                        | 12          | MHz    |
| t <sub>r(SCK)</sub>   | SPI clock rise and fall time | Capacitive load:<br>C = 15 pF          | -                        | 6           | ns     |
| t <sub>su(NSS)</sub>  | NSS setup time               | Slave mode                             | 4Tpclk                   | -           | ns     |
| t <sub>h(NSS)</sub>   | NSS hold time                | Slave mode                             | 2Tpclk + 10              | -           | ns     |
| t <sub>w(SCKH)</sub>  | SCK high and low time        | Master mode, fPCLK = 36 MHz, presc = 4 | Tpclk*2 - 2              | Tpclk*2 + 1 | ns     |
| t <sub>su(MI)</sub>   | Data input                   | Master mode, fPCLK = 48 MHz, presc = 4 | Tpclk + 5 <sup>(1)</sup> | -           |        |
| t <sub>su(SI)</sub>   |                              | Slave mode, fPCLK = 48 MHz, presc = 4  | 5                        | -           | ns     |
| t <sub>h(MI)</sub>    | Data input hold time         | Master mode                            | 5                        | -           |        |
| t <sub>h(SI)</sub>    |                              | Slave mode                             | Tpclk + 5                | -           | ns     |

| t <sub>a(SO)</sub>   | Data output access time          | Slave mode, presc = 4                             | 0          | 3Tpclk                  | ns |
|----------------------|----------------------------------|---------------------------------------------------|------------|-------------------------|----|
| t <sub>dis(SO)</sub> | Data output disable time         | Slave mode                                        | 2Tpclk + 5 | 4Tpclk + 5              | ns |
| t <sub>v(SO)</sub>   | Data output valid ime            | Slave mode (after ena-<br>ble edge),<br>presc = 4 | 0          | 1.5Tpclk <sup>(2)</sup> | ns |
| t <sub>v(MO)</sub>   | Data output valid ime            | Master mode (after enable edge)                   | -          | 6                       | ns |
| t <sub>h(SO)</sub>   | Data output                      | Slave mode, presc = 4                             | 0(3)       | -                       |    |
| t <sub>h(MO)</sub>   | hold time                        | Master mode                                       | 2          | -                       | ns |
| DuCy(SCK)            | SPI slave input clock duty cycle | Slave mode                                        | 45         | 55                      | %  |

- (1) The Master generates a 1pclk receive control signal before the receive edge.
- (2) Slave has a maximum of 1pclk based on the sending edge of SCK delay, considering IO delay, etc., define 1.5pclk.
- (3) Between the receiving edge and the sending edge, the slave updates the data before the sending edge.



Figure 6-3SPI timing diagram – slave mode and CPHA=0



Figure 6-4SPI timing diagram – slave mode and CPHA=1



Figure 6-5SPI timing diagram – master mode

# 7. Package information

# 7.1. LQFP64 package size





| 0      | L    | LQFP64 |      |  |
|--------|------|--------|------|--|
| Symbol | Min  | Тур    | Max  |  |
| Α      | -    | -      | 1.60 |  |
| A1     | 0.05 | -      | 0.15 |  |
| A2     | 1.35 | 1.40   | 1.45 |  |
| D      | -    | 12.00  | -    |  |
| D1     | -    | 10.00  | -    |  |
| Е      | -    | 12.00  | -    |  |
| E1     | -    | 10.00  | -    |  |
| R1     | 0.08 | -      | -    |  |
| R2     | 0.08 | -      | 0.20 |  |
| θ      | 0°   | 3.5°   | 7°   |  |
| θ1     | 0°   | -      | -    |  |
| θ2     | 11°  | 12°    | 13°  |  |
| θ3     | 11°  | 12°    | 13°  |  |
| С      | 0.09 | -      | 0.20 |  |
| L      | 0.45 | 0.60   | 0.75 |  |
| L1     | -    | 1.00   | -    |  |
| S      | 0.20 | -      | -    |  |
| b      | 0.17 | 0.20   | 0.27 |  |
| е      | -    | 0.50   | -    |  |
| D2     | -    | 7.50   | -    |  |
| E2     | -    | 7.50   | -    |  |
| aaa    | 0.20 |        |      |  |
| bbb    | 0.20 |        |      |  |
| ccc    | 0.08 |        |      |  |

# 7.2. LQFP48 package size



| SYMBOL   | М       | ILLIMET | ER   |
|----------|---------|---------|------|
| S I MBOL | MIN     | NOM     | MAX  |
| A        | _       | _       | 1.60 |
| Al       | 0.05    | _       | 0.15 |
| A2       | 1.35    | 1.40    | 1.45 |
| A3       | 0.59    | 0.64    | 0.69 |
| ь        | 0.18    | _       | 0.26 |
| b1       | 0.17    | 0.20    | 0.23 |
| с        | 0.13    | _       | 0.17 |
| cl       | 0.12    | 0.13    | 0.14 |
| D        | 8.80    | 9.00    | 9.20 |
| D1       | 6.90    | 7.00    | 7.10 |
| Е        | 8.80    | 9.00    | 9.20 |
| E1       | 6.90    | 7.00    | 7.10 |
| eВ       | 8.10    | _       | 8.25 |
| е        | (       | ).50BS( | 2    |
| L        | 0.45    | _       | 0.75 |
| L1       | 1.00REF |         |      |
| 0        | 0       |         | 7    |

# 7.3. QFN32 package dimensions



# 7.4. LQFP32 package dimensions



# 8. Ordering Information



# 9. Version history

| Version | Date       | Update record       |
|---------|------------|---------------------|
| V0.1    | 2022.06.16 | Pre-release version |
|         |            |                     |
|         |            |                     |
|         |            |                     |
|         |            |                     |
|         |            |                     |
|         |            |                     |